SFF specifications are available at http://www.snia.org/sff/specifications
or ftp://ftp.seagate.com/sff

This specification was developed by the SFF Committee prior to it becoming the SFF TA (Technology Affiliate) TWG (Technical Working Group) of SNIA (Storage Networking Industry Association).

The information below should be used instead of the equivalent herein.

POINTS OF CONTACT:

Chairman SFF TA TWG
Email: SFF-Chair@snia.org

If you are interested in participating in the activities of the SFF TWG, the membership application can be found at:
http://www.snia.org/sff/join

The complete list of SFF Specifications which have been completed or are currently being worked on can be found at:
http://www.snia.org/sff/specifications/SFF-8000.TXT

The operations which complement the SNIA's TWG Policies & Procedures to guide the SFF TWG can be found at:
http://www.snia.org/sff/specifications/SFF-8032.PDF

Suggestions for improvement of this specification will be welcome, they should be submitted to:
http://www.snia.org/feedback
This specification has been Archived.

SFF-8419 SFP+ Low Speed Interface is the reference for all high speed specifications
SFF-8418 SFP+ 10 Gb/s Electrical Interface contains the remaining content of this specification.

SFF Committee

SFF-8431

Specification for

SFP+ 10 Gb/s and Low Speed Electrical Interface

Rev 4.1                  July 6, 2009

Rev 4.1 Addendum   September 15, 2013

Secretariat:  SFF Committee

Abstract: This specification defines the high speed electrical characteristics for enhanced Small Form Factor Pluggable (SFP+) modules and hosts. The SFP+ module is a hot pluggable small footprint serial-to-serial data-agnostic optical transceiver. The modules may be used to implement single-mode or multimode serial optical interfaces at 850 nm, 1310 nm, or 1550 nm. The SFP+ module design may use one of several different optical connectors.

This specification provides a common reference for systems manufacturers, system integrators, and suppliers. This is an internal working specification of the SFF Committee, an industry ad hoc group.

This specification is made available for public review, and written comments are solicited from readers. Comments received by the members will be considered for inclusion in future revisions of this specification.

Support: This specification is supported by the identified member companies of the SFF Committee.

POINT OF CONTACT:

Chairman SFF Committee
I. Dal Allan
14426 Black Walnut Court
Saratoga, CA 95070
408-867-6630
endlcom@acm.org
EXPRESSION OF SUPPORT BY MANUFACTURERS

The following member companies of the SFF Committee voted in favor of this industry specification.

Amphenol                 JDS Uniphase
Applied Micro            LSI
Arista Networks          Luxtera
Avago                    Molex
Broadcom                 NetLogic uSyst
Cinch                    Oclaro
Clariphy                 Panduit
Cortina Systems          Picolight
EMC                      QLogic
Emulex                   Samsung
ETRI                     Shenzhen
FCI                      Sumitomo
Finisar                  Sun Microsystems
Foxconn                  TE Connectivity
Fujitsu CPA              Vitesse Semiconductor
Hewlett Packard          W L Gore

The following member companies of the SFF Committee voted to abstain on this industry specification.

3M                       Meritec
Comax                    Sandisk
HGST                     Seagate
Leoni Cables             Toshiba
Luxshare-ICT             Western Digital

Change History

Rev 4.1
- Expansion of Table 1 to include generations of Fibre Channel (June 20, 2013)
  o Corrected 8.5GFC to reference FC-PI-5 (September 15, 2013)
- Addition of a Level III power module (June 20, 2013)
- Expand title to be descriptive of contents (July 17, 2014)
- Break content into SFF-8418 and SFF-8419 (May 2015)
  o In response to complaint that SFP16 and SFP28 were referencing a 10 Gb/s spec
SFF Committee documentation may be purchased in hard copy or electronic form. SFF specifications are available at ftp://ftp.seagate.com/sff

SFF Committee

SFF-8431 Specifications for

Enhanced Small Form Factor Pluggable Module SFP+

Revision 4.1

6th of July 2009

Secretariat: SFF Committee

Abstract: This document defines the low speed electrical and management interface specifications for enhanced Small Form Factor Pluggable (SFP+) modules and hosts. The SFP+ module is a hot pluggable small footprint serial-to-serial data-agnostic optical transceiver. This document defines the high speed electrical interface specifications for 10 Gigabit/s SFP+ modules and hosts. The 8.5 Gigabit/s high speed electrical interface specifications are defined in FC-PI-4. The modules may optionally support lower signalling rates as well. The modules may be used to implement single-mode or multimode serial optical interfaces at 850 nm, 1310 nm, or 1550 nm. The SFP+ module design may use one of several different optical connectors.

This specification provides a common reference for system manufacturers, system integrators, and suppliers. This is an internal working specification of the SFF Committee, an industry ad hoc group.

This specification is made available for public review, and written comments are solicited from readers. Comments received by the members will be considered for inclusion in future revisions of this specification.

Support: This specification is supported by the identified member companies of the SFF Committee.

POINTS OF CONTACT:

Technical Editor:
Ali Ghiasi
Broadcom Corporation
3151 Zanker Road
San Jose, CA 95134
Voice: (408) 922-7423
EMail: aghiasi@broadcom.com

Chairman SFF Committee
I. Dal Allan
ENDL
14426 Black Walnut Court
Saratoga, CA 95070
Voice: (408) 867-6630
EMail: endlcom@acm.org

SSWG Leader:
Tom Lindsay
ClariPhy Communications
16 Technology Drive, Suite 165
Irvine, CA 92618
Voice: (425)608-0209
EMail: tom.lindsay@clariphy.com

SFP+ (Enhanced 10 Gbps pluggable module)
EXPRESSION OF SUPPORT BY MANUFACTURERS

The following member companies of the SFF Committee voted in favor of this industry specification:

AMCC
Amphenol
Arista Networks
Avago
Broadcom
Cinch
Clariphy
Cortina Systems
EMC
Emulex
ETRI
Finisar
Foxconn
Fujitsu CPA
Hewlett Packard
Hitachi GST
JDS Uniphase
Luxtera
Molex
NetLogic uSyst
OpNext
Panduit
Picolight
QLogic
Samsung
Sumitomo
Sun Microsystems
Tyco
Vitesse Semiconductor
W L Gore

The following member companies of the SFF Committee voted to abstain on this industry specification.

Comax
FCI
ICT Solutions
Leoni Cables
Meritec
Seagate
Toshiba

The user's attention is called to the possibility that implementation to this Specification may require use of an invention covered by patent rights. By distribution of this specification, no position is taken with respect to the validity of a claim or claims of any patent rights in connection therewith. Members of the SFF Committee which advise that a patent exists are required to provide a statement of willingness to grant a license under these rights on reasonable and non-discriminatory terms and conditions to applicants desiring to obtain such a license.
Foreword

The development work on this specification was done by the SFF Committee, an industry group. The membership of the committee since its formation in August 1990 has included a mix of companies which are leaders across the industry.

When 2 1/2” diameter disk drives were introduced, there was no commonality on external dimensions e.g. physical size, mounting locations, connector type, connector location, between vendors.

The first use of these disk drives was in specific applications such as laptop portable computers and system integrators worked individually with vendors to develop the packaging. The result was wide diversity, and incompatibility.

The problems faced by integrators, device suppliers, and component suppliers led to the formation of the SFF Committee as an industry ad hoc group to address the marketing and engineering considerations of the emerging new technology.

During the development of the form factor definitions, other activities were suggested because participants in the SFF Committee faced more problems than the physical form factors of disk drives. In November 1992, the charter was expanded to address any issues of general interest and concern to the storage industry. The SFF Committee became a forum for resolving industry issues that are either not addressed by the standards process or need an immediate solution.

Those companies which have agreed to support a specification are identified in the first pages of each SFF Specification. Industry consensus is not an essential requirement to publish an SFF Specification because it is recognized that in an emerging product area, there is room for more than one approach. By making the documentation on competing proposals available, an integrator can examine the alternatives available and select the product that is felt to be most suitable.

SFF Committee meetings are held during T10 weeks (see www.t10.org), and Specific Subject Working Groups are held at the convenience of the participants. Material presented at SFF Committee meetings becomes public domain, and there are no restrictions on the open mailing of material presented at committee meetings.

Most of the specifications developed by the SFF Committee have either been incorporated into standards or adopted as standards by EIA (Electronic Industries Association), ANSI (American National Standards Institute) and IEC (International Electrotechnical Commission).

The SFF Committee activities support the requirements of the storage industry, and it is involved with several standards.

If you are interested in participating or wish to follow the activities of the SFF Committee, the signup for membership and/or documentation can be found at:

www.sffcommittee.com/ie/join.html

The complete list of SFF Specifications which have been completed or are currently being worked on by the SFF Committee can be found at:


If you wish to know more about the SFF Committee, the principles which guide the activities can be found at:


Suggestions for improvement of this specification will be welcome. They should be sent to the SFF Committee, 14426 Black Walnut Ct, Saratoga, CA 95070.
Industry Documents

The following interface standards are relevant to SFP+ Specifications:
- SFF-8432 - Improved Pluggable Formfactor (ftp://ftp.seagate.com/sff/)
- SFF-8083 - Improved 0.8mm Card Edge Connector (ftp://ftp.seagate.com/sff/)
- SFF-8089 - SFP Rate and Application codes (ftp://ftp.seagate.com/sff/)
- SFF-8079 - SFP Rate and Application Selection (ftp://ftp.seagate.com/sff/)
- SFF-8472 - Diagnostic Monitoring Interface for Optical Transceivers (ftp://ftp.seagate.com/sff/)
- INF-8074i - SFP (Small Form Factor) Transceiver (ftp://ftp.seagate.com/sff/)
- INF-8077i - 10 Gigabit Small Form Factor Pluggable Module (XFP MSA) (ftp://ftp.seagate.com/sff/)
- FC-PI-4 - Fibre Channel - Physical Interface-4
- 10GFC - Fibre Channel - 10 Gigabit
- IEEE 802.3 - IEEE Standard 802.3, Relevant 10 Gigabit Ethernet clauses are 49, 10GBASE-R LAN PHY; 50, 10GBASE-W WAN PHY; 52, 10 Gigabit Ethernet serial PMDs; and 68, 10GBASE-LRM

Acronyms and other abbreviations

<table>
<thead>
<tr>
<th>64B/66B</th>
<th>Data encoded with 64B/66B encoder as defined by the IEEE Std. 802.3 CL 49.</th>
</tr>
</thead>
<tbody>
<tr>
<td>BER</td>
<td>bit error ratio</td>
</tr>
<tr>
<td>CDR</td>
<td>clock and data recovery</td>
</tr>
<tr>
<td>CRU</td>
<td>clock recovery unit</td>
</tr>
<tr>
<td>dB</td>
<td>decibel. $10\log_{10}(\text{ratio of power quantities})$. Powers can be electrical or optical. Conventional usage. See also dBe and dBo.</td>
</tr>
<tr>
<td>dBe</td>
<td>Specific case of dB where signals are electrical. $10\log_{10}(\text{ratio of electrical power quantities})$. $20\log_{10}(\text{ratio of voltage quantities})$ can be used if reference impedances are equal.</td>
</tr>
<tr>
<td>dBo</td>
<td>Specific case of dB where the signals are in optical power. $10\log_{10}(\text{ratio of optical power quantities})$. Also, in certain cases with electrical signals relating to linear optical modules, where it is expected that electrical voltage is in proportion to optical power, $10\log_{10}(\text{ratio of voltage quantities})$.</td>
</tr>
<tr>
<td>DCD</td>
<td>Duty cycle distortion</td>
</tr>
<tr>
<td>DDPWS</td>
<td>Data Dependent Pulse Width Shrinkage</td>
</tr>
<tr>
<td>DDJ</td>
<td>Data Dependent Jitter</td>
</tr>
<tr>
<td>dRN</td>
<td>Difference of Relative noise see Appendix D</td>
</tr>
<tr>
<td>DUT</td>
<td>device under test</td>
</tr>
<tr>
<td>dWDP</td>
<td>Difference of the waveform distortion penalty of an optical receiver</td>
</tr>
<tr>
<td>dWDPc</td>
<td>Difference of the waveform distortion penalty of an electrical cable assembly</td>
</tr>
<tr>
<td>EMC</td>
<td>electromagnetic compatibility</td>
</tr>
<tr>
<td>EMI</td>
<td>electromagnetic Interference</td>
</tr>
<tr>
<td>FC</td>
<td>Fibre Channel</td>
</tr>
<tr>
<td>h</td>
<td>hexadecimal notation</td>
</tr>
<tr>
<td>HCB</td>
<td>Host Compliance Board</td>
</tr>
<tr>
<td>IEEE</td>
<td>Institute of Electrical and Electronics Engineers</td>
</tr>
<tr>
<td>ITU-T</td>
<td>ITU Telecommunication Standardization Sector</td>
</tr>
<tr>
<td>Gbit</td>
<td>gigabit = $10^9$ bits</td>
</tr>
<tr>
<td>GBd</td>
<td>Gigabaud</td>
</tr>
<tr>
<td>J2</td>
<td>99% Jitter</td>
</tr>
<tr>
<td>LRM</td>
<td>IEEE 802.3 CL68 Physical Layer Specifications for 10Gb/s using 10GBASE-R encoding and long wavelength optics for multimode fiber</td>
</tr>
</tbody>
</table>
There are several projects active within the SFF Committee. The complete list of specifications which have been completed or are still being worked on are listed in the specification at ftp://ftp.seagate.com/sff/SFF-8000.TXT

**Document Sources**

Those who join the SFF Committee as an Observer or Member receive electronic copies of the minutes and SFF specifications (http://www.sffcommittee.com/ie/join.html).

Copies of ANSI standards may be purchased from the InterNational Committee for Information Technology Standards (http://tinyurl.com/c4psg).

Copies of SFF, T10 (SCSI), T11 (Fibre Channel) and T13 (ATA) standards and standards still in development are available on the HPE version of CD_Access (http://tinyurl.com/85fts).
Conventions

The American convention of numbering is used i.e., the thousands and higher multiples are separated by a comma and a period is used as the decimal point. This is equivalent to the ISO/IEC convention of a space and comma.

American:                                  ISO:
0.6 0,6                                            0.6
1,000 1 000                                      1 000
1,323,462.9 1 323 462,9

SFP+ Publication History

<table>
<thead>
<tr>
<th>Revision Number</th>
<th>Description</th>
<th>Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.1</td>
<td>Initial Publication of Document, Preliminary</td>
<td>May 9, 2006</td>
</tr>
<tr>
<td>0.5</td>
<td>Initial Public Review Draft</td>
<td>June 29, 2006,</td>
</tr>
<tr>
<td>1.0</td>
<td>2nd Public Draft</td>
<td>August 28, 2006</td>
</tr>
<tr>
<td>1.1</td>
<td>3rd Public Draft</td>
<td>October 10, 2006</td>
</tr>
<tr>
<td>1.2</td>
<td>4rd Public Draft</td>
<td>December 21, 2006</td>
</tr>
<tr>
<td>1.3</td>
<td>5rd Public Draft</td>
<td>February 16, 2007</td>
</tr>
<tr>
<td>2.0</td>
<td>6th Public Draft and the 1st SFF A ballot</td>
<td>April 26, 2007,</td>
</tr>
<tr>
<td>2.1</td>
<td>7th Public Draft</td>
<td>August 30, 2007</td>
</tr>
<tr>
<td>2.2</td>
<td>8th Public Draft</td>
<td>December 19, 2007</td>
</tr>
<tr>
<td>3.0</td>
<td>9th Public Draft and the 2nd SFF A ballot</td>
<td>May 8, 2008</td>
</tr>
<tr>
<td>3.1</td>
<td>Editor review draft</td>
<td>November 11, 2008</td>
</tr>
<tr>
<td>3.2</td>
<td>10th Public Draft and the 3rd SFF A ballot</td>
<td>November 12, 2008</td>
</tr>
<tr>
<td>3.3</td>
<td>11th Public Draft and the 4rd SFF A ballot</td>
<td>April 8, 2009</td>
</tr>
<tr>
<td>4.0</td>
<td>12th Public Draft and the 1st SFF Publication Ballot</td>
<td>June 11, 2009</td>
</tr>
</tbody>
</table>

Valid comments were made on draft revision 3.3 that mask hit ratios of 1e-12 at C’ and C” compliance points are too time consuming for normal testing. While changes to the document to enable extrapolation from 1e-12 to a higher hit ratio would be desirable, due to concerns that developing a better specification would delay the schedule, no solutions are provided in this revision of SFF-8431. Improved testing methods should be considered for future projects.

<table>
<thead>
<tr>
<th>Revision Number</th>
<th>Description</th>
<th>Date</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.1</td>
<td>Published</td>
<td>July 6, 2009</td>
</tr>
</tbody>
</table>

It was proposed to truncate the diamond mask into a hexagonal mask while maintaining the current slope of the diamond mask. The underlying reason for this comment was that the downstream CDR due to setup and hold times could not use the upper and lower apexes of the diamond mask. It was considered with interest but it could not be accommodated with the schedule.
Contents

Chapter 1 Scope of SFP+ Specification ................................................................. 1
  1.1 Introduction ................................................................................................................... 1
  1.2 The SFP+ Supported Standards ...................................................................................... 2
  1.3 SFI Typical PCB Reach (Informative) ............................................................................ 3

Chapter 2 Low Speed Electrical and Power Specifications ........................................ 4
  2.1 Introduction ................................................................................................................... 4
  2.2 General Requirements .................................................................................................. 4
  2.3 SFP+ Host Connector Definition .................................................................................. 4
  2.4 Low Speed Electrical Control Contacts and 2-wire Interface ...................................... 7
    2.4.1 Tx_Fault .................................................................................................................. 7
    2.4.2 Tx_Disable ............................................................................................................. 7
    2.4.3 RS0/RS1 ................................................................................................................. 7
    2.4.4 Mod_ABS .............................................................................................................. 8
    2.4.5 SCL/SDA .............................................................................................................. 8
    2.4.6 Rx_LOS .................................................................................................................. 8
  2.5 Rate Select Hardware Control ...................................................................................... 8
  2.6 Low Speed Electrical Specifications ............................................................................ 9
    2.6.1 Module Low Speed Electrical Specifications .............................................................. 9
    2.6.2 Host Low Speed Electrical Specifications ................................................................. 10
  2.7 Timing Requirement of Control and Status I/O .......................................................... 11
    2.7.1 Module power on initialization procedure, Tx_Disable negated .................................. 12
    2.7.2 Module power on initialization procedure, Tx_Disable asserted ................................ 12
    2.7.3 Initialization During Hot Plugging .......................................................................... 13
    2.7.4 Transmitter management ....................................................................................... 14
    2.7.5 Transmitter safety detection and presentation ......................................................... 14
    2.7.6 Module fault recovery ............................................................................................ 15
    2.7.7 Module loss of signal indication .............................................................................. 16
  2.8 SFP+ Power Requirement ......................................................................................... 17
    2.8.1 Module Power Supply Requirements ..................................................................... 17
    2.8.2 Host Power Supply Noise Output ......................................................................... 17
    2.8.3 Module Power Supply Noise Output ..................................................................... 17
    2.8.4 Power Supply Noise Tolerance ............................................................................. 17
  2.9 ESD .......................................................................................................................... 19
Chapter 3  High Speed Electrical Specification SFI ................................................................. 20
  3.1 Introduction ............................................................................................................................. 20
  3.2 SFI Applications Definition .................................................................................................... 20
  3.3 SFI Test Points Definition and Measurements ........................................................................ 21
     3.3.1 Host Compliance Points .................................................................................................. 21
     3.3.2 Module Compliance Points ............................................................................................ 22
     3.3.3 ASIC/SerDes Test Points (Informative) ........................................................................ 23
     3.3.4 Host Input Calibration Point ......................................................................................... 24
     3.3.5 Module Input Calibration Point ..................................................................................... 24
  3.4 SFI Termination and DC Blocking ........................................................................................ 25
  3.5 SFP+ Host System Specifications .......................................................................................... 27
     3.5.1 Host Transmitter Output Specifications at B ................................................................. 27
     3.5.2 Host Receiver Input Specifications at C and C” ................................................................ 30
  3.6 SFP+ Module Specifications .................................................................................................. 35
     3.6.1 Module Transmitter Input Specifications at B’ and B” .................................................... 35
     3.6.2 Module Receiver Output Specifications at C’ ............................................................... 37
Chapter 4  SFP+ 2-wire Interface .................................................................................................. 41
  4.1 Introduction ............................................................................................................................. 41
  4.2 2-wire Electrical Specifications ............................................................................................. 41
  4.3 SFP+ 2-wire Timing Diagram ................................................................................................ 42
  4.4 Memory Transaction Timing .................................................................................................. 43
  4.5 Device Addressing and Operation ........................................................................................ 44
  4.6 Read/Write Functionality ....................................................................................................... 45
     4.6.1 SFP+ Memory Address Counter (Read and Write Operations) ......................................... 45
     4.6.2 Read Operations (Current Address Read) ...................................................................... 46
     4.6.3 Read Operations (Random Read) ................................................................................... 46
     4.6.4 Read Operations (Sequential Read) ............................................................................... 47
     4.6.5 Write Operations (Byte Write) ....................................................................................... 48
     4.6.6 Write Operations (Sequential Write) .............................................................................. 49
     4.6.7 Write Operations (Acknowledge Polling) ...................................................................... 49
Appendix A  SFI Channel Recommendation (Informative) .......................................................... 50
  A.1 SFI Host Channel General Recommendations .................................................................... 50
  A.2 SFI Channel Transfer Recommendations ............................................................................ 50
  A.3 SFI Channel Return Loss Recommendations ..................................................................... 52
  A.4 SFI Channel Ripple Recommendations ............................................................................... 52
Appendix B  SFI ASIC/SerDes Specification (Informative) ............................................................ 54
  B.1 Introduction .......................................................................................................................... 54
  B.2 SFI ASIC/SerDes Transmitter Output Specifications at A (Informative) ............................. 54
**Appendix C**  
Compliance Reference Boards (Normative) .............................................. 56

C.1 Compliance Boards ........................................................................................................... 56
   - C.1.1 Host Compliance Board Transfer Characteristics .......................................................... 56
   - C.1.2 Module Compliance Board Transfer Characteristics ......................................................... 57
   - C.1.3 ASIC/SerDes Test Board Transfer Characteristics ............................................................ 58

C.2 Host Compliance Board ..................................................................................................... 59
   - C.2.1 Host Compliance Board Material and Layer Stack-up ......................................................... 59
   - C.2.2 Host Compliance Board Partlist ........................................................................................... 60
   - C.2.3 HCB Gerber Files .............................................................................................................. 60
   - C.2.4 Schematic of Host Compliance Board .................................................................................. 60

C.3 Module Compliance Board .................................................................................................. 62
   - C.3.1 Module Compliance Board Material and Layer Stack-up ..................................................... 62
   - C.3.2 Schematic of Module Compliance Board ............................................................................ 63
   - C.3.3 Module Compliance Board Partlist ..................................................................................... 65
   - C.3.4 MCB Gerber files ............................................................................................................ 65

C.4 Specifications for Mated Host and Module Compliance Boards ........................................... 66

**Appendix D**  
Test Methodology and Measurement (Normative) ...................................................... 72

D.1 Introduction .......................................................................................................................... 72
   - D.1.1 Test Patterns ..................................................................................................................... 72

D.2 Eye Mask Compliance ......................................................................................................... 72
   - D.2.1 Example Calculations for 5x10^-5 Hit Ratio ...................................................................... 73

D.3 Data Dependent Jitter (DDJ) and Pulse Width Shrinkage (DDPWS) ........................................ 74
   - D.3.1 Duty Cycle Distortion (DCD) ............................................................................................ 75

D.4 Uncorrelated Jitter (UJ) ...................................................................................................... 75

D.5 99% Jitter (J2) and Total Jitter (TJ) ..................................................................................... 76

D.6 Rise and Fall Times ............................................................................................................. 77

D.7 Voltage Modulation Amplitude (VMA) ............................................................................. 77

D.8 Relative Noise (RN) .......................................................................................................... 78

D.9 Waveform Distortion Penalty (WDP) .................................................................................. 79

D.10 Electrical compliance signal at B" for the SFP+ Module transmitter ....................................... 80

D.11 Test Method for a host receiver for a limiting module ........................................................... 82
   - D.11.1 Test Equipment & Setup ................................................................................................. 83
   - D.11.2 Stressed-Eye Jitter Characteristics ................................................................................. 83
   - D.11.3 Calibration ...................................................................................................................... 85
   - D.11.4 Calibration Procedure .................................................................................................. 86
   - D.11.5 Test Procedure .............................................................................................................. 87

D.12 Limiting Module Receiver Compliance Tests ....................................................................... 87

D.13 Test Method for a Host Receiver with a Linear Module ......................................................... 88
D.13.1 Test Description and Procedure for Host Receiver for Linear Module ............................... 89
D.13.2 Host Linear Tester calibration ............................................................................................. 90
D.14 Linear Module Receiver Compliance Tests ............................................................................. 91
D.14.1 Linear Module receiver noise compliance test ..................................................................... 91
D.14.2 Linear Module Receiver Distortion Penalty Compliance Test ........................................... 93
D.14.3 Linear Module Receiver Output Differential Peak-Peak Voltage .................................... 94
D.15 AC Common Mode Voltage .................................................................................................. 95
D.15.1 Definition of AC Common Mode Voltage ........................................................................... 95
D.15.2 AC Common Mode Generation Test .................................................................................... 95
D.15.3 AC Common Mode Tolerance Test ..................................................................................... 95
D.16 Termination Mismatch ........................................................................................................ 95
D.17 Power Supply Testing methodology ..................................................................................... 96
D.17.1 Host Power Supply Noise Output ......................................................................................... 97
D.17.2 SFP+ Module Power Supply Noise Output ........................................................................ 99
D.17.3 Module Power Supply Tolerance Testing ........................................................................... 99

Appendix E SFP+ Direct Attach Cable Specifications “10GSFP+Cu” (Optional) ...................... 101
E.1 10GSFP+Cu Direct Attach Construction .................................................................................. 101
E.2 SFP+ Host Output Specifications for Passive Direct Attach Cables ...................................... 102
E.2.1 Transmitter Stressor ............................................................................................................. 102
E.3 SFP+ Host Receiver Supporting 10GSFP+Cu Input Compliance Test Signal Calibrated at C’104
E.3.1 Copper Host Receiver Specifications .................................................................................. 104
E.3.2 Copper Host Stress Generator 1 UI Pulse Response ........................................................... 105
E.4 SFP+ Passive Direct Attach cable Assembly Specifications ................................................. 107
E.4.1 SFP+ Direct Attach Cable Test Setup .................................................................................... 108
E.4.2 Cable dWDP Test Procedure ............................................................................................. 109
E.4.3 Cable NEXT Measurement Procedure .............................................................................. 109
E.4.4 VMA to Crosstalk Ratio (VCR) ........................................................................................... 110

Appendix F 1.25 GBd Operation Support (Optional) ................................................................. 112
F.1 Introduction ............................................................................................................................. 112
F.2 SFP+ Host Operation Guideline for Supporting Classic SFP ................................................ 112

Appendix G Matlab Code for TWDP ........................................................................................ 115
List of Tables

Table 1  SFP+ Standard Compliance ................................................................................................ .......... 2
Table 2  Host Board Achievable Trace Length ............................................................................................. 3
Table 3  SFP+ Module and Host Electrical contact definition ........................................................................ 6
Table 4  Rate Select Hardware Control Contacts ...................................................................................... 9
Table 5  Low Speed Module Electrical Specifications .................................................................................. 10
Table 6  Low Speed Host Electrical Specifications ....................................................................................... 10
Table 7  Timing Parameters for SFP+ Management .................................................................................... 11
Table 8  SFP+ Module Power Supply Requirements .................................................................................... 18
Table 9  SFI Supported signalling Rates .................................................................................................... 20
Table 10  SFI Reference Points .................................................................................................................. 21
Table 11  Host Transmitter Output Electrical Specifications at B .................................................................. 28
Table 12  Host Transmitter Output Jitter and Eye Mask Specifications at B ................................................... 29
Table 13  Host Receiver Input Electrical Specifications at C and C” ............................................................ 30
Table 14  Host receiver supporting limiting module input compliance test signal calibrated at C”.... 31
Table 15  Host receiver supporting linear module input compliance test signal calibrated at C”.... 34
Table 16  Module Transmitter Input Electrical Specifications at B’ .............................................................. 35
Table 17  Module Transmitter Input Tolerance Signal Calibrated at B” ........................................................ 36
Table 18  Module Receiver Output Electrical Specifications at C’ ............................................................... 37
Table 19  Limiting Module Receiver Output Jitter and Eye Mask Specifications at C’ ............................. 38
Table 20  Linear Module Receiver Specifications at C’ ................................................................................ 39
Table 21  2-Wire Interface Electrical Specifications ..................................................................................... 41
Table 22  SFP+ 2-wire Timing Specifications ............................................................................................... 43
Table 23  SFP+ Memory Specifications ........................................................................................................ 43
Table 24  SFP+ Device Address Word ........................................................................................................ 45
Table 25  SFI Host Interconnect Budget ...................................................................................................... 50
Table 26  ASIC/SerDes Transmitter Output Electrical Specifications at A ................................................... 55
Table 27  ASIC/SerDes Receiver Electrical Input Specifications at D ............................................................ 55
Table 28  Host Compliance Board Part List .................................................................................................. 60
Table 29  Module Compliance Board Part List ............................................................................................ 65
Table 30  Estimated parameter values for an ideal stressed signal generator ........................................... 82
Table 31  Target RNi Values ........................................................................................................................ 93
Table 32  Truncated Filter Response Coefficients ....................................................................................... 98
Table 33  SFP+ Host Transmitter Output Specifications at B for Cu ........................................................... 102
Table 34  10GSFP+Cu TWDPc Stressor ........................................................................................................ 103
Table 35  10GSFP+ Host receiver input stress Generator at C” ................................................................. 104
Table 36  Stress Generator 1 UI Pulse Response with 8x Over-sampling .................................................... 106
Table 37  10GSFP+Cu Cable Assembly Specifications at B’ and C’ ............................................................. 107
Table 38  INF-8074i Voltage Levels for Reference Only ................................................................. 112
Table 39  SFP+ Host Transmitter Requirements to Support 1.25 GBd Mode ............................... 113
Table 40  SFP+ Host Receiver Requirements to Support 1.25 GBd Mode .................................... 113
Table 41  SFP Module input and output ranges that can be supported by the SFP+ Host ............. 114
# List of Figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Figure 1</td>
<td>Host PCB SFP+ pad assignment top view</td>
<td>5</td>
</tr>
<tr>
<td>Figure 2</td>
<td>SFP+ module contact assignment</td>
<td>5</td>
</tr>
<tr>
<td>Figure 3</td>
<td>Power on initialization of module, Tx_Disable negated</td>
<td>12</td>
</tr>
<tr>
<td>Figure 4</td>
<td>Power on initialization of module, Tx_Disable asserted</td>
<td>13</td>
</tr>
<tr>
<td>Figure 5</td>
<td>Example of initialization during hot plugging, Tx_Disable negated</td>
<td>13</td>
</tr>
<tr>
<td>Figure 6</td>
<td>Management of module during normal operation, Tx_Disable implemented</td>
<td>14</td>
</tr>
<tr>
<td>Figure 7</td>
<td>Occurrence of condition generating Tx_Fault</td>
<td>14</td>
</tr>
<tr>
<td>Figure 8</td>
<td>Successful recovery from transient safety fault condition</td>
<td>15</td>
</tr>
<tr>
<td>Figure 9</td>
<td>Unsuccessful recovery from safety fault condition</td>
<td>16</td>
</tr>
<tr>
<td>Figure 10</td>
<td>Timing of Rx_LOS detection</td>
<td>16</td>
</tr>
<tr>
<td>Figure 11</td>
<td>Instantaneous and sustained peak current for VccT or VccR</td>
<td>19</td>
</tr>
<tr>
<td>Figure 12</td>
<td>SFI Application Reference Model</td>
<td>20</td>
</tr>
<tr>
<td>Figure 13</td>
<td>Host Compliance Board</td>
<td>22</td>
</tr>
<tr>
<td>Figure 14</td>
<td>Module Compliance Board</td>
<td>23</td>
</tr>
<tr>
<td>Figure 15</td>
<td>ASIC/SerDes Test Board</td>
<td>23</td>
</tr>
<tr>
<td>Figure 16</td>
<td>Host input calibration point C&quot; and crosstalk source calibration point B&quot;</td>
<td>24</td>
</tr>
<tr>
<td>Figure 17</td>
<td>Module input calibration point B&quot; and crosstalk source calibration point C&quot;</td>
<td>25</td>
</tr>
<tr>
<td>Figure 18</td>
<td>SFI Termination and AC Coupling</td>
<td>26</td>
</tr>
<tr>
<td>Figure 19</td>
<td>Transmitter Differential Output Compliance Mask at B and B&quot;</td>
<td>29</td>
</tr>
<tr>
<td>Figure 20</td>
<td>Host Receiver Input Compliance Mask at C&quot; Supporting Limiting Module</td>
<td>32</td>
</tr>
<tr>
<td>Figure 21</td>
<td>SR and LR Host Sinusoidal Jitter Tolerance Mask</td>
<td>32</td>
</tr>
<tr>
<td>Figure 22</td>
<td>Module Transmitter Differential Input Compliance Mask at B&quot;</td>
<td>36</td>
</tr>
<tr>
<td>Figure 23</td>
<td>Limiting Module Receiver Differential Output Compliance Mask at C</td>
<td>38</td>
</tr>
<tr>
<td>Figure 24</td>
<td>LRM module receiver RN and dWDP compliance and host receiver test calibration</td>
<td>40</td>
</tr>
<tr>
<td>Figure 25</td>
<td>2-wire Timing Diagram</td>
<td>42</td>
</tr>
<tr>
<td>Figure 26</td>
<td>Detail of Clock Stretching</td>
<td>42</td>
</tr>
<tr>
<td>Figure 27</td>
<td>Current Address Read Operation</td>
<td>46</td>
</tr>
<tr>
<td>Figure 28</td>
<td>Random Read</td>
<td>47</td>
</tr>
<tr>
<td>Figure 29</td>
<td>Sequential Address Read Starting at Current Word Address</td>
<td>47</td>
</tr>
<tr>
<td>Figure 30</td>
<td>Sequential Address Read Starting with Random Read</td>
<td>48</td>
</tr>
<tr>
<td>Figure 31</td>
<td>SFP+ Write Byte Operation</td>
<td>48</td>
</tr>
<tr>
<td>Figure 32</td>
<td>Sequential Write Operation</td>
<td>49</td>
</tr>
<tr>
<td>Figure 33</td>
<td>Example of SFI Host Recommended Channel</td>
<td>51</td>
</tr>
<tr>
<td>Figure 34</td>
<td>Approximate Response of Host Compliance Board</td>
<td>57</td>
</tr>
<tr>
<td>Figure 35</td>
<td>Approximate Transfer Response of Module Compliance Board</td>
<td>58</td>
</tr>
<tr>
<td>Figure 36</td>
<td>Host Compliance Board stack-up</td>
<td>59</td>
</tr>
<tr>
<td>Figure 37</td>
<td>Schematic of the Host Compliance Board</td>
<td>61</td>
</tr>
<tr>
<td>Figure 38</td>
<td>Module Compliance Board stack up</td>
<td>62</td>
</tr>
<tr>
<td>Figure 39</td>
<td>Schematic of The Module Compliance Board</td>
<td>64</td>
</tr>
<tr>
<td>Figure 40</td>
<td>Measurements Port Definition</td>
<td>66</td>
</tr>
<tr>
<td>Figure 41</td>
<td>Maximum Differential Response of mated MCB and HCB</td>
<td>67</td>
</tr>
<tr>
<td>Figure 42</td>
<td>Mated MCB-HCB Differential Through Response Limits</td>
<td>68</td>
</tr>
</tbody>
</table>
Figure 43  Maximum Common Mode Response of mated MCB and HCB .......................... 69
Figure 44  Maximum Differential to Common Mode Response of mated MCB and HCB .... 70
Figure 45  Maximum Differential NEXT Response of mated MCB and HCB .................. 71
Figure 46  Eye mask measurement setup - block diagram ........................................... 73
Figure 47  DDJ Test Method ....................................................................................... 74
Figure 48  Example xMA waveform showing xMA measurement windows .................... 78
Figure 49  Compliance signal generator for module transmitter .................................... 81
Figure 50  Jitter Tolerance Test Configuration .............................................................. 84
Figure 51  Stressed eye jitter components ..................................................................... 84
Figure 52  TP3 to electrical adaptor for host that operates with linear modules .................. 89
Figure 53  Linear Module Receiver Noise Test ............................................................... 91
Figure 54  Module receiver waveform penalty compliance test ....................................... 93
Figure 55  AC Termination Mismatch Measurement ..................................................... 96
Figure 56  Module Compliance Board Power Supply Filters ......................................... 97
Figure 57  Reference filter response ............................................................................. 98
Figure 58  Power Supply Noise Tolerance Test Setup .................................................... 100
Figure 59  10GSFP+Cu Direct Attach Block Diagram .................................................... 102
Figure 60  10GSFP+Cu TWDPc Stressor Impulse Response ........................................... 103
Figure 61  Block Diagram of Copper Stressor Noise Model ........................................... 105
Figure 62  Stress Generator 1UI Pulse Response with 8x over-sampling ........................ 105
Figure 63  10GSFP+ Cable Test Setup .......................................................................... 108
Figure 64  10GSFP+Cu Cable NEXT dWDP Test Setup ................................................ 109
Figure 65  SFP+ Host Transmitter Output Mask for 1.25 Gbd Operation ......................... 113
Figure 66  SFP+ Host Receiver Input Mask for 1.25 Gbd Operation ................................. 114
Chapter 1 Scope of SFP+ Specification

1.1 Introduction

This specification defines the electrical interfaces and their test methods between the SFP+ module and host board for operation up to 11.1 Gb/s. The high speed electrical interface between the host and SFP+ module is called “SFI”. SFI simplifies the module and leverages host based transmit pre-emphasis and host based receive equalization to overcome PCB and external media impairments.

SFI typically operates with one connector at the module interface and up to about 200 mm of improved FR4 material or 150 mm of standard FR4, see 1.3. The electrical interface is based on high speed, low voltage AC coupled logic with a nominal differential impedance of 100 Ω.

The SFP+ specifications includes management, connector1, mechanical2, low speed signalling, high speed signalling, and appendices providing parameter and test board definitions, and implementation and measurement descriptions.

SFP+ modules are hot pluggable and active connections are powered by individual power connections for the transmitter (VccT) and the receiver (VccR). Multiple modules can share a single 3.3 V power supply with individual filtering for each VccT and VccR. Detailed power supply specifications are given in 2.8.

All SFP+ module compliance points are defined and measured through the mated reference test card as defined by C.3. All SFP+ host compliance points are defined and measured through the mated reference test card as defined by C.2.

The SFP+ module could be an electrical-to-optical or an electrical-to-electrical device intended to support one or more of the applications listed in Table 1.

It is expected that a range of SFP+ modules will operate on single-mode fiber, multimode fiber, and SFP+ electrical cable assemblies.

SFP+ compliant hosts are permitted to support just linear modules, just limiting modules, or both linear and limiting modules. Linear modules are modules which contain a linear receiver. Limiting modules are modules which contain a limiting receiver. Although not required, host supporting linear spec-

1. Defined in SFF-8083
2. Defined in SFF-8432
...ifications are encouraged to support 10GSFP+Cu direct attach cables (Appendix E). For other copper variants see SFF-8461.

1.2 The SFP+ Supported Standards

An SFP+ module may comply with any combination of the standards shown in Table 1, and may be suitable for other or future standards. This specification does not preclude operation at other signalling rates not listed in this table, such as 2.125 GBd for 2GFC, or 4.25 GBd for 4GFC.

Due to the possibility of insertion of classic SFP modules into a host designed for SFP+ the damage threshold of the host for the input signal at C (see Figure 13) shall be at least 2000 mV peak to peak differential.

Table 1 SFP+ Standard Compliance

<table>
<thead>
<tr>
<th>Standard</th>
<th>Signalling Rate (GBd)</th>
<th>High Speed Serial Interface</th>
<th>High Speed Serial Test Method</th>
<th>Low Speed Electrical Definitions</th>
<th>Low Speed Test Methods</th>
<th>Management</th>
<th>Mechanical/Connector</th>
</tr>
</thead>
<tbody>
<tr>
<td>IEEE 802.3 Clause 38 or Clause 59 (1 Gb/s Ethernet)</td>
<td>1.25</td>
<td>802.3 Clause 38 or 59</td>
<td>Appendix F</td>
<td></td>
<td></td>
<td>Chapter 2</td>
<td></td>
</tr>
<tr>
<td>8 GFC</td>
<td>8.5</td>
<td>FC-PI-4</td>
<td>FC-PI-4</td>
<td></td>
<td></td>
<td>Chapter 3, Appendix D, Appendix E</td>
<td>SFF-8432 SFF-8079 SFF-8089</td>
</tr>
<tr>
<td>10GSFP+Cu</td>
<td>10.3125</td>
<td>Chapter 3</td>
<td>Appendix F</td>
<td>Chapter 2</td>
<td>Appendix D</td>
<td>Chapter 2</td>
<td>SFF-8472 SFF-8079 SFF-8089</td>
</tr>
<tr>
<td>IEEE 802.3 Clause 52 (10 Gb/s Ethernet LAN PHY)</td>
<td>10.3125</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SFF-8472</td>
<td></td>
</tr>
<tr>
<td>IEEE 802.3 Clause 52 (10 Gb/s Ethernet WAN PHY)</td>
<td>9.95328</td>
<td>Chapter 3</td>
<td></td>
<td></td>
<td></td>
<td>SFF-8472</td>
<td></td>
</tr>
<tr>
<td>IEEE 802.3 Clause 68 (LRM)</td>
<td>10.3125</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SFF-8472</td>
<td></td>
</tr>
<tr>
<td>10 GFC</td>
<td>10.51875</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SFF-8472</td>
<td></td>
</tr>
<tr>
<td>10GBASE-R (IEEE 802.3 Clause 49) Encapsulated in G.709 ODU-2 Frame (FEC)</td>
<td>11.10</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SFF-8472</td>
<td></td>
</tr>
</tbody>
</table>
1.3 SFI Typical PCB Reach (Informative)

The SFI channel may be implemented with either microstrip or stripline structures. Example host board designs with typical PCB trace reaches are shown in Table 2. Detailed channel properties and recommendations are documented in Appendix A.

Table 2  Host Board Achievable Trace Length

<table>
<thead>
<tr>
<th>Type</th>
<th>Material</th>
<th>Trace Width (mm)</th>
<th>Loss Tangent</th>
<th>Copper Thickness (oz) see 1</th>
<th>Copper Thickness (μm)</th>
<th>Trace Length (mm)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Microstrip</td>
<td>FR4-6/8</td>
<td>0.3</td>
<td>0.022</td>
<td>1</td>
<td>35</td>
<td>200</td>
</tr>
<tr>
<td></td>
<td>Nelco 4000-13</td>
<td>0.3</td>
<td>0.016</td>
<td>1</td>
<td>35</td>
<td>300</td>
</tr>
<tr>
<td>Stripline</td>
<td>FR4-6/8</td>
<td>0.125</td>
<td>0.022</td>
<td>0.5</td>
<td>17.5</td>
<td>150</td>
</tr>
<tr>
<td></td>
<td>Nelco 4000-13</td>
<td>0.125</td>
<td>0.016</td>
<td>0.5</td>
<td>17.5</td>
<td>200</td>
</tr>
</tbody>
</table>

1. Copper (oz) is defined as an ounce of copper over one square foot of laminate.
CHAPTER 2 LOW SPEED ELECTRICAL AND POWER SPECIFICATIONS

2.1 INTRODUCTION

The SFP+ low speed electrical interface has several enhancements over the classic SFP interface (INF-8074i), but the SFP+ host can be designed to also support most legacy SFP modules. SFP+ 2-wire interface electrical and timing specifications are defined in Chapter 4, and the SFP+ 2-wire interface management and register map are defined by SFF-8472.

2.2 GENERAL REQUIREMENTS

The SFP+ modules are hot-pluggable. Hot pluggable refers to plugging in or unplugging a module while the host board is powered.

The module signal ground contacts VeeR and VeeT should be isolated from module case.

All electrical specifications shall be met over the entire specified range of power supplies given in section 2.8.

2.3 SFP+ HOST CONNECTOR DEFINITION

The SFP+ host connector is a 0.8 mm pitch 20 position improved connector specified by SFF-8083, or stacked connector with equivalent electrical performance. Host PCB contact assignment is shown in Figure 1 and contact definitions are given in Table 3. SFP+ module contacts mate with the host in the order of ground, power, followed by signal as illustrated by Figure 2 and the contact sequence order listed in Table 3.
Figure 1 Host PCB SFP+ pad assignment top view

Figure 2 SFP+ module contact assignment
### Table 3  SFP+ Module and Host Electrical contact definition

<table>
<thead>
<tr>
<th>Contacts</th>
<th>Logic</th>
<th>Symbol</th>
<th>Power Sequence Order</th>
<th>Name/Description</th>
<th>Note</th>
</tr>
</thead>
<tbody>
<tr>
<td>case</td>
<td>case</td>
<td></td>
<td></td>
<td>Module case</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>VeeT</td>
<td>1st</td>
<td>Module Transmitter Ground</td>
<td>3</td>
</tr>
<tr>
<td>2</td>
<td>LVTTL-O</td>
<td>Tx_Fault</td>
<td>3rd</td>
<td>Module Transmitter Fault</td>
<td>4</td>
</tr>
<tr>
<td>3</td>
<td>LVTTL-I</td>
<td>Tx_Disable</td>
<td>3rd</td>
<td>Transmitter Disable; Turns off transmitter laser output</td>
<td>5</td>
</tr>
<tr>
<td>4</td>
<td>LVTTL-I/O</td>
<td>SDA</td>
<td>3rd</td>
<td>2-wire Serial Interface Data Line (Same as MOD-DEF2 in INF-8074i)</td>
<td>6</td>
</tr>
<tr>
<td>5</td>
<td>LVTTL-I/O</td>
<td>SCL</td>
<td>3rd</td>
<td>2-wire Serial Interface Clock (Same as MOD-DEF1 in INF-8074i)</td>
<td>6</td>
</tr>
<tr>
<td>6</td>
<td>Mod_ABS</td>
<td>3rd</td>
<td>Module Absent, connected to VeeT or VeeR in the module</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>LVTTL-I</td>
<td>RS0</td>
<td>3rd</td>
<td>Rate Select 0, optionally controls SFP+ module receiver</td>
<td>8</td>
</tr>
<tr>
<td>8</td>
<td>LVTTL-O</td>
<td>Rx_LOS</td>
<td>3rd</td>
<td>Receiver Loss of Signal Indication (In FC designated as Rx_LOS and in Ethernet designated as Signal Detect)</td>
<td>4</td>
</tr>
<tr>
<td>9</td>
<td>LVTTL-I</td>
<td>RS1</td>
<td>3rd</td>
<td>Rate Select 1, optionally controls SFP+ module transmitter</td>
<td>8</td>
</tr>
<tr>
<td>10</td>
<td></td>
<td>VeeR</td>
<td>1st</td>
<td>Module Receiver Ground</td>
<td>3</td>
</tr>
<tr>
<td>11</td>
<td></td>
<td>VeeR</td>
<td>1st</td>
<td>Module Receiver Ground</td>
<td>3</td>
</tr>
<tr>
<td>12</td>
<td>CML-O</td>
<td>RD-</td>
<td>3rd</td>
<td>Receiver Inverted Data Output</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>CML-O</td>
<td>RD+</td>
<td>3rd</td>
<td>Receiver Non-Inverted Data Output</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td></td>
<td>VeeR</td>
<td>1st</td>
<td>Module Receiver Ground</td>
<td>3</td>
</tr>
<tr>
<td>15</td>
<td></td>
<td>VccR</td>
<td>2nd</td>
<td>Module Receiver 3.3 V Supply</td>
<td></td>
</tr>
<tr>
<td>16</td>
<td></td>
<td>VccT</td>
<td>2nd</td>
<td>Module Transmitter 3.3 V Supply</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td></td>
<td>VeeT</td>
<td>1st</td>
<td>Module Transmitter Ground</td>
<td>3</td>
</tr>
<tr>
<td>18</td>
<td>CML-I</td>
<td>TD+</td>
<td>3rd</td>
<td>Transmitter Non-Inverted Data Input</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>CML-I</td>
<td>TD-</td>
<td>3rd</td>
<td>Transmitter Inverted Data Input</td>
<td></td>
</tr>
<tr>
<td>20</td>
<td></td>
<td>VeeT</td>
<td>1st</td>
<td>Module Transmitter Ground</td>
<td>3</td>
</tr>
</tbody>
</table>

1. Labeling as inputs (I) and outputs (O) are from the perspective of the module
2. The case makes electrical contact to the cage before any of the board edge contacts are made.
3. The module signal ground contacts, VeeR and VeeT, should be isolated from the module case.
4. This contact is an open collector/drain output contact and shall be pulled up on the host see 2.4.1 and 2.4.6. Pull ups can be connected to one of several power supplies, however the host board design shall ensure that no module contact has voltage exceeding module VccT/R + 0.5 V.
5. Tx_Disable is an input contact with a 4.7 kΩ to 10 kΩ pullup to VccT inside the module.
6. See 4.2.
7. See 2.4.4.
8. For SFF-8431 rate select definition see section 2.4.3 and 2.5. (If implementing SFF-8079 contact 7 and 9 in SFF-8431 are used for AS0 and AS1 respectively).
2.4 Low Speed Electrical Control Contacts and 2-wire Interface

In addition to the 2-wire serial interface, the SFP+ module has the following low speed contacts for control and status:

- Tx_Fault
- Tx_Disable
- RS0/RS1
- Mod_ABS
- Rx_LOS

### 2.4.1 Tx_Fault

Tx_Fault is a module output that when high, indicates that the module transmitter has detected a fault condition related to laser operation or safety. If Tx_Fault is not implemented, the Tx_Fault contact signal shall be held low by the module and may be connected to Vee within the module.

The Tx_Fault output is an open drain/collector and shall be pulled up to the Vcc_Host in the host with a resistor in the range 4.7 kΩ to 10 kΩ, or with an active termination according to Table 6.

### 2.4.2 Tx_Disable

When Tx_Disable is asserted high or left open, the SFP+ module transmitter output shall be turned off unless the module is a passive cable assembly (see Appendix E) in which case this signal may be ignored. This contact shall be pulled up to VccT with a 4.7 kΩ to 10 kΩ resistor in modules and cable assemblies. Tx_Disable is a module input contact.

When Tx_Disable is asserted low or grounded the module transmitter is operating normally.

### 2.4.3 RS0/RS1

RS0 and RS1 are module inputs and are pulled low to VeeT with > 30 kΩ resistors in the module. RS0 optionally selects the optical receive signaling rate coverage. RS1 optionally selects the optical transmit signaling rate coverage. For logical definitions of RS0/RS1 see 2.5.

These contacts can also be used for AS0 and AS1 if implementing SFF8079. See SFF8079 for details.

RS1 is commonly connected to VeeT or VeeR in the classic SFP modules. The host needs to ensure that it will not be damaged if this contact is connected to VeeT or VeeR in the module.
2.4.4 Mod_ABS

Mod_ABS is connected to VeeT or VeeR in the SFP+ module. The host may pull this contact up to Vcc_Host with a resistor in the range 4.7 kΩ to 10 kΩ. Mod_ABS is asserted “High” when the SFP+ module is physically absent from a host slot. In the SFP MSA (INF-8074i) this contact has the same function but is called MOD_DEF0.

2.4.5 SCL/SDA

SCL is the 2-wire interface clock and SDA is the 2-wire interface data line. SCL and SDA are pulled up to Vcc_Host_2w by resistors in the host. For full specifications see Chapter 4.

2.4.6 Rx_LOS

Rx_LOS when high indicates an optical signal level below that specified in the relevant standard. Rx_LOS is an open drain/collector output, but may also be used as an input by supervisory circuitry in the module. For a nominally 3.3 V Vcc_Host using a resistive pull up to Vcc_Host the resistor value shall be in the range 4.7 kΩ to 10 kΩ. For a nominally 2.5 V Vcc_Host using a resistive pull up to Vcc_Host the resistor value shall be in the range 4.7 kΩ to 7.2 kΩ. Alternatively, an active termination according to Table 6 may be used.

The Rx_LOS signal is intended as a preliminary indication to the host in which the module is installed that the received signal strength is below the specified range. Such an indication typically points to non-installed cables, broken cables, or a disabled, failing or a powered off transmitter at the far end of the cable. Additional indications are provided by the host in which the module is installed to verify that the information being transmitted is valid, correctly encoded, and in the correct format. Such additional indications are outside the scope of the module specification.

Rx_LOS may be an optional function depending on the supported standard. If the Rx_LOS function is not implemented, or is reported via the two-wire interface only, the Rx_LOS contact shall be held low by the module and may be connected to Vee within the module.

Rx_LOS assert min and de-assert max are defined in the relevant standard. To avoid spurious transition of Rx_LOS a minimum hysteresis of 0.5 dBo is recommended.

2.5 Rate Select Hardware Control

The SFP+ module provides two inputs RS0 and RS1 that can optionally be used for rate selection. RS0 controls the receive path signalling rate capability, and RS1 controls the transmit path signalling rate capability, as defined in Table 4. The host and module may choose to use either, both, or none of these functions. Because contact 9 in the classic SFP INF-8074i is connected to VeeR, an SFP+ host utilizing RS1 must provide short circuit protection.
This rate select functionality can also be controlled by software as defined by SFF-8472.

Optionally the rate select methods of Part 2 of SFF-8079 may be used instead of the method described here by setting the management declaration bit (A0h byte 93 bit 2) to 1, see SFF-8472.

### Table 4 Rate Select Hardware Control Contacts

<table>
<thead>
<tr>
<th>Parameter</th>
<th>State</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>RS0</td>
<td>Low</td>
<td>RX signalling rate less than or equal to 4.25 GBd</td>
</tr>
<tr>
<td></td>
<td>High</td>
<td>RX signalling rate greater than 4.25 GBd</td>
</tr>
<tr>
<td>RS1</td>
<td>Low</td>
<td>TX signalling rate less than or equal to 4.25 GBd</td>
</tr>
<tr>
<td></td>
<td>High</td>
<td>TX signalling rate greater than 4.25 GBd</td>
</tr>
</tbody>
</table>

### 2.6 Low Speed Electrical Specifications

SFP+ low speed signalling is based on Low Voltage TTL (LVTTL) operating with a module supply of 3.3 V +/-5% and with a host supply range of 2.38 to 3.46 V.

The 2-wire interface protocol and electrical specifications are defined in Chapter 4.

### 2.6.1 Module Low Speed Electrical Specifications

The SFP+ module low speed electrical specifications are given in Table 5. All I/O powered by VccT is referenced to VeeT and similarly VccR is referenced to VeeR.
The SFP+ Host low speed electrical specifications are given in Table 6. All I/O powered by VccT is referenced to VeeT and similarly VccR is referenced to VeeR.

### Table 5 Low Speed Module Electrical Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min.</th>
<th>Max.</th>
<th>Unit</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Module Vcc</td>
<td>VccT, VccR</td>
<td>3.14</td>
<td>3.46</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Tx_Fault, Rx_LOS</td>
<td><strong>V</strong>&lt;sub&gt;OL&lt;/sub&gt;</td>
<td>-0.3</td>
<td>0.40</td>
<td>V</td>
<td>At 0.7 mA&lt;sup&gt;1&lt;/sup&gt;</td>
</tr>
<tr>
<td></td>
<td><strong>I</strong>&lt;sub&gt;OH&lt;/sub&gt;</td>
<td>-50</td>
<td>37.5</td>
<td>μA</td>
<td>Measured with a 4.7 kΩ load pulled up to Vcc_Host where Vcc_Host_min &lt; Vcc_host &lt; Vcc_Host_max</td>
</tr>
<tr>
<td>Tx_Disable, RS0, RS1</td>
<td><strong>V</strong>&lt;sub&gt;IL&lt;/sub&gt;</td>
<td>-0.3</td>
<td>0.8</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td><strong>V</strong>&lt;sub&gt;IH&lt;/sub&gt;</td>
<td>2.0</td>
<td>VccT + 0.3</td>
<td>V</td>
<td></td>
</tr>
</tbody>
</table>

1. Positive values indicate current flowing into the module.

### 2.6.2 Host Low Speed Electrical Specifications

The SFP+ Host low speed electrical specifications are given in Table 6. All I/O powered by VccT is referenced to VeeT and similarly VccR is referenced to VeeR.

### Table 6 Low Speed Host Electrical Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min.</th>
<th>Max.</th>
<th>Unit</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Host Vcc Pullup</td>
<td>Vcc_Host</td>
<td>2.38</td>
<td>3.46</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Tx_Fault, Rx_LOS</td>
<td><strong>V</strong>&lt;sub&gt;IL&lt;/sub&gt;</td>
<td>see 1</td>
<td>see 1</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td><strong>V</strong>&lt;sub&gt;IH&lt;/sub&gt;</td>
<td>see 1</td>
<td>see 1</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Tx_Disable</td>
<td><strong>V</strong>&lt;sub&gt;OL&lt;/sub&gt;</td>
<td>-0.3</td>
<td>0.4</td>
<td>V</td>
<td><strong>V</strong>&lt;sub&gt;OL&lt;/sub&gt; measured with 4.7 kΩ to 10 kΩ pull up to VccT max</td>
</tr>
<tr>
<td></td>
<td><strong>V</strong>&lt;sub&gt;OH&lt;/sub&gt;</td>
<td>VccT-0.5</td>
<td>VccT + 0.3</td>
<td>V</td>
<td><strong>V</strong>&lt;sub&gt;OH&lt;/sub&gt; measured with 10 kΩ pull up to VccT min</td>
</tr>
<tr>
<td>RS0, RS1</td>
<td><strong>V</strong>&lt;sub&gt;OL&lt;/sub&gt;</td>
<td>-0.3</td>
<td>0.4</td>
<td>V</td>
<td><strong>V</strong>&lt;sub&gt;OL&lt;/sub&gt; measured with no load</td>
</tr>
<tr>
<td></td>
<td><strong>V</strong>&lt;sub&gt;OH&lt;/sub&gt;</td>
<td>2.2</td>
<td>VccT + 0.3</td>
<td>V</td>
<td><strong>V</strong>&lt;sub&gt;OH&lt;/sub&gt; measured with 30 kΩ to VeeR.</td>
</tr>
</tbody>
</table>

1. Determined by host design, such that VIH > 2.1 V for the range of IOH in Table 5. One option is using standard LVTTL input with a pull-up to Vcc_Host in the range 4.7 kΩ to 10 kΩ.
2.7 Timing Requirement of Control and Status I/O

The timing requirements of control and status I/O are defined in Table 7.

Table 7: Timing Parameters for SFP+ Management

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min.</th>
<th>Max.</th>
<th>Unit</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Tx_Disable assert time</td>
<td>t_off</td>
<td>100</td>
<td>μs</td>
<td>Rising edge of Tx_Disable to fall of output signal below 10% of nominal</td>
<td></td>
</tr>
<tr>
<td>Tx_Disable negate time</td>
<td>t_on</td>
<td>2</td>
<td>ms</td>
<td>Falling edge of Tx_Disable to rise of output signal above 90% of nominal. This only applies in normal operation, not during start up or fault recovery.</td>
<td></td>
</tr>
<tr>
<td>Time to initialize 2-wire interface</td>
<td>t_2w_start_up</td>
<td>300</td>
<td>ms</td>
<td>From power on or hot plug after the supply meeting Table 8.</td>
<td></td>
</tr>
<tr>
<td>Time to initialize</td>
<td>t_start_up</td>
<td>300</td>
<td>ms</td>
<td>From power supplies meeting Table 8 or hot plug or Tx disable negated during power up, or Tx_Fault recovery, until non-cooled power level I part (or non-cooled power level II part already enabled at power level II for Tx_Fault recovery) is fully operational. Also, from stop bit low-to-high SDA transition enabling Power Level II until cooled module is fully operational</td>
<td></td>
</tr>
<tr>
<td>Time to initialize cooled module and time to power up a cooled module to Power Level II</td>
<td>t_start_up_cooled</td>
<td>90</td>
<td>s</td>
<td>From power supplies meeting Table 8 or hot plug or Tx disable negated during power up or Tx_Fault recovery, until cooled power level I part (or cooled power level II part during fault recovery) is fully operational. Also, from stop bit low-to-high SDA transition enabling Power Level II until cooled module is fully operational</td>
<td></td>
</tr>
<tr>
<td>Time to Power Up to Level II</td>
<td>t_power_level2</td>
<td>300</td>
<td>ms</td>
<td>From stop bit low-to-high SDA transition enabling power level II until non-cooled module is fully operational</td>
<td></td>
</tr>
<tr>
<td>Time to Power Down from Level II</td>
<td>t_power_down</td>
<td>300</td>
<td>ms</td>
<td>From stop bit low-to-high SDA transition disabling power level II until module is within power level I requirements</td>
<td></td>
</tr>
<tr>
<td>Tx_Fault assert</td>
<td>Tx_Fault_on</td>
<td>1</td>
<td>ms</td>
<td>From occurrence of fault to assertion of Tx_Fault</td>
<td></td>
</tr>
<tr>
<td>Tx_Fault assert for cooled module</td>
<td>Tx_Fault_on_cooled</td>
<td>50</td>
<td>ms</td>
<td>From occurrence of fault to assertion of Tx_Fault</td>
<td></td>
</tr>
<tr>
<td>Tx_Fault Reset</td>
<td>t_reset</td>
<td>10</td>
<td>μs</td>
<td>Time Tx_Disable must be held high to reset Tx_Fault</td>
<td></td>
</tr>
<tr>
<td>RS0, RS1 rate select timing for FC</td>
<td>t_RS0_FC, t_RS1_FC</td>
<td>500</td>
<td>μs</td>
<td>From assertion till stable output</td>
<td></td>
</tr>
<tr>
<td>RS0, RS1 rate select timing non FC</td>
<td>t_RS0, t_RS1</td>
<td>24</td>
<td>ms</td>
<td>From assertion till stable output</td>
<td></td>
</tr>
<tr>
<td>Rx_LOS assert delay</td>
<td>t_los_on</td>
<td>100</td>
<td>μs</td>
<td>From occurrence of loss of signal to assertion of Rx_LOS</td>
<td></td>
</tr>
<tr>
<td>Rx_LOS negate delay</td>
<td>t_los_off</td>
<td>100</td>
<td>μs</td>
<td>From occurrence of presence of signal to negation of Rx_LOS</td>
<td></td>
</tr>
</tbody>
</table>
2.7.1 Module power on initialization procedure, TX_DISABLE negated

During power on of the module, Tx_Fault, if implemented, may be asserted (high) as soon as power supply voltages are within specification. For module initialization with Tx_Disable negated, Tx_Fault shall be negated when the transmitter safety circuitry, if implemented, has detected that the transmitter is operating in its normal state. If a transmitter fault has not occurred, Tx_Fault shall be negated within a period t_start_up from the time that VccT exceeds the specified minimum operating voltage (see Table 8). If the Tx_Fault remains asserted after t_start_up, the host shall determine whether the module is cooled by reading the status bit over 2-wire interface. If the module is not cooled, the host may assume that a transmission fault has occurred. If the module is cooled, the host may assume that a transmission fault has occurred if Tx_Fault remains asserted beyond t_start_up_cooled.

The power on initialization timing for a module with Tx_Disable negated is shown in Figure 3.

![Figure 3 Power on initialization of module, Tx_Disable negated](image)

2.7.2 Module power on initialization procedure, TX_DISABLE asserted.

For module power on initialization with Tx_Disable asserted, the state of Tx_Fault is not defined while Tx_Disable is asserted. After Tx_Disable is negated, Tx_Fault may be asserted while safety circuit initialization is performed. Tx_Fault shall be negated when the transmitter safety circuitry, if implemented, has detected that the transmitter is operating in its normal state. If a transmitter fault has not occurred, Tx_Fault shall be negated within a period t_start_up from the time that Tx_Disable is negated. If Tx_Fault remains asserted beyond the period t_start_up, the host may assume that a transmission fault has been detected by the module.
If no transmitter safety circuitry is implemented, the Tx_Fault signal may be tied to its negated state.

The power on initialization timing for a module with Tx_Disable asserted is shown in Figure 4.

![Figure 4 Power on initialization of module, Tx_Disable asserted](Diagram)

### 2.7.3 Initialization During Hot Plugging

When a module is not installed, Tx_Fault is held to the asserted state by the pull up circuits on the host. As the module is installed, contact is made with the ground, voltage, and signal contacts in the specified order. After the module has determined that VccT has reached the specified value, the power on initialization takes place as described in the previous section. An example of initialization during hot plugging is provided in Figure 5.

![Figure 5 Example of initialization during hot plugging, Tx_Disable negated.](Diagram)
2.7.4 TRANSMITTER MANAGEMENT

The timing requirements for the management of optical outputs from the module using the Tx_Disable signal are shown in Figure 6. Note that t_on time refers to the maximum delay until the modulated optical signal reaches 90% of the final value, not just the average optical power.

![Figure 6 Management of module during normal operation, Tx_Disable implemented](image)

2.7.5 TRANSMITTER SAFETY DETECTION AND PRESENTATION

If Tx_Fault is implemented it shall meet the timing requirements of Figure 7.

![Figure 7 Occurrence of condition generating Tx_Fault](image)
### 2.7.6 Module Fault Recovery

The detection of a safety-related transmitter fault condition presented by Tx_Fault shall be latched. The following protocol may be used to reset the latch in case the transmitter fault condition is transient.

To reset the fault condition and associated detection circuitry, Tx_Disable shall be asserted for a minimum of t_reset. Tx_Disable shall then be negated. Alternatively, the Software Tx disable is asserted and negated. In less than the maximum value of t_start_up the optical transmitter will correctly reinitialize the laser circuits, negate Tx_Fault, and begin normal operation if the fault condition is no longer present. If a fault condition is detected during the reinitialization, Tx_Fault shall again be asserted, the fault condition again latched, and the optical transmitter circuitry will again be disabled until the next time a reset protocol is attempted. The manufacturer of the module shall ensure that the optical power emitted from an open connector or fiber is compliant with applicable eye safety requirements during all reset attempts, during normal operation or upon the occurrence of reasonable single fault conditions. The module may require internal protective circuitry to prevent the frequent assertion of the Tx_Disable signal from generating frequent pulses of energy that violate the safety requirements. The timing for successful recovery from a transient safety fault condition is shown in Figure 8.

![Figure 8 Successful recovery from transient safety fault condition](image)

An example of an unsuccessful recovery, where the fault condition was not transient, is shown in Figure 9.
2.7.7 **MODULE LOSS OF SIGNAL INDICATION**

If the module is specified as implementing Rx_LOS, the timing is specified in [Figure 10](#).

![Figure 10 Timing of Rx_LOS detection](#)

---

*SFP+ shall clear Tx_Fault in < t_start_up if the failure is transient.*

![Figure 9 Unsuccessful recovery from safety fault condition](#)
2.8 SFP+ POWER REQUIREMENT

The module host has two 3.3 V power contacts, one supplying the module transmitter voltage (VccT) and the other supplying the module receiver voltage (VccR). The maximum current capacity, both continuous and peak, for each connector contact is 500 mA.

SFP+ module maximum power consumption shall meet one of the following power classes:

- Power Level I modules – Up to 1.0 W
- Power Level II modules – Up to 1.5 W

To avoid exceeding system power supply limits and cooling capacity, all modules at power up by default shall operate with ≤ 1.0 W. Hosts supporting Power Level II operation may enable a Power Level II module through the 2-wire interface. Power Level II modules shall assert the power level declaration bit of SFF-8472.

The maximum power level is allowed to exceed the classified power level for 500 ms following hot insertion or power up, or Power Level II authorization, however the current is limited to values given by Table 8 and illustrated in Figure 11.

At host power up the host shall supply VccT and VccR to the module within 100 ms of each other.

2.8.1 MODULE POWER SUPPLY REQUIREMENTS

SFP+ module operates from the host supplied VccT and VccR. To protect the host and system operation, each SFP+ module during hot plug and normal operation shall follow the requirements listed in Table 8 and illustrated by Figure 11. The requirements for current apply to the current through each inductor of Figure 56 while the power supply voltages are defined at the SFP+ connector.

2.8.2 HOST POWER SUPPLY NOISE OUTPUT

The host shall generate an effective weighted integrated spectrum RMS noise less than 25 mV in the frequency range 10 Hz to 10 MHz, according to the methods of D.17.1

2.8.3 MODULE POWER SUPPLY NOISE OUTPUT

The module shall generate less than 15 mV RMS noise at point X of Figure 56 in the frequency range 10Hz to 10MHz, according to the methods of D.17.2.

2.8.4 POWER SUPPLY NOISE TOLERANCE

SFP+ modules shall meet all electrical requirements and remain fully operational in the presence of a sinusoidal tolerance signal of amplitude given by
Table 8 swept from 10 Hz to 10 MHz according to the methods of D.17.3. This emulates the worst case noise of the host.

It is also desirable for a module and host to each tolerate a degree of random or semi-random noise on both VccT and VccR simultaneously, but the characteristics of this noise are beyond the scope of this document.

Table 8 SFP+ Module Power Supply Requirements

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power supply noise tolerance including ripple [peak-to-peak]</td>
<td></td>
<td></td>
<td>66</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>Power supply voltages including ripple, droop and noise below 100 kHz</td>
<td>VccT, VccR</td>
<td>Note 1</td>
<td>3.14</td>
<td>3.46</td>
<td>V</td>
</tr>
<tr>
<td>Instantaneous peak current at hot plug</td>
<td></td>
<td>Note 2, 3</td>
<td>400</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Sustained peak current at hot plug</td>
<td></td>
<td>Note 2, 3, 5</td>
<td>330</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Module maximum power consumption</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>W</td>
</tr>
</tbody>
</table>

Power Level II Module

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power supply noise tolerance including ripple [peak-to-peak]</td>
<td></td>
<td></td>
<td>66</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>Power supply voltages including ripple, droop and noise below 100 kHz</td>
<td>VccT, VccR</td>
<td>Note 1</td>
<td>3.14</td>
<td>3.46</td>
<td>V</td>
</tr>
<tr>
<td>Instantaneous peak current at hot plug</td>
<td></td>
<td>Note 2, 3</td>
<td>400</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Sustained peak current at hot plug</td>
<td></td>
<td>Note 2, 3, 5</td>
<td>330</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Instantaneous peak current on enabling Power Level II</td>
<td>Note 2, 3, 5</td>
<td></td>
<td>600</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Module sustained peak current on enabling Power Level II</td>
<td>Note 2, 3, 5</td>
<td></td>
<td>500</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Module maximum power consumption</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>W</td>
</tr>
<tr>
<td>Maximum power consumption at power up</td>
<td></td>
<td>Note 4</td>
<td>1.5</td>
<td>W</td>
<td></td>
</tr>
</tbody>
</table>

1. Set point is measured at the input to the connector on the host board reference to Vee. Droop is any temporary drop in voltage of the power supply such as that caused by plugging in another module or when enabling another module to Power Level II.
2. The requirements for current apply to the current through each inductor of Figure 56.
3. The maximum currents are the allowed currents for each power supply VccT or VccR, therefore the total module peak currents can be twice this value. The instantaneous peak current is allowed to exceed the specified maximum current capacity of the connector contact for a short period, see Figure 11.
4. Maximum module power consumption shall not exceed 1.0 W from 500ms after power up until level II operation is enabled.
5. Not to exceed the sustained peak limit for more than 50 μs; may exceed this limit for shorter durations.
Figure 11 Instantaneous and sustained peak current for VccT or VccR

2.9 ESD

The SFP+ module and host SFI contacts (High Speed Contacts) shall withstand 1000 V electrostatic discharge based on Human Body Model per JEDEC JESD22-A114-B.

The SFP+ module and all host contacts with exception of the SFI contacts (High Speed Contacts) shall withstand 2 kV electrostatic discharge based on Human Body Model per JEDEC JESD22-A114-B.

The SFP+ module shall meet ESD requirements given in EN61000-4-2, criterion B test specification such that units are subjected to 15 kV air discharges during operation and 8 kV direct contact discharges to the case.
CHAPTER 3 HIGH SPEED ELECTRICAL SPECIFICATION SFI

3.1 INTRODUCTION

SFI signalling is based on differential high speed low voltage logic with AC-coupling in the module. SFI was developed with the primary goal of low power and low electromagnetic interference (EMI). To satisfy this requirement the nominal differential signal levels are ~500 mV p-p with edge speed control to reduce EMI. SFP+ compliant hosts are allowed to support just linear modules, just limiting modules, or both linear and limiting modules.

3.2 SFI APPLICATIONS DEFINITION

The application reference model for SFI connects a high speed ASIC/SERDES to the SFP+ module as shown in Figure 12. The SFI interface is designed to support IEEE 802.3 10Gig standards Clauses 49, 50, and 51, and 10GFC. For all other FC signalling rates see FC-PI-4. SFI supported signalling rates are listed in Table 9. SFP+ compliant modules and hosts may support one or more of the signalling rates listed in Table 9. For 10GSFP+Cu (direct attach copper) specifications and applications reference model, see Appendix E.

<table>
<thead>
<tr>
<th>Standard</th>
<th>Description</th>
<th>signalling Rate</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>IEEE std-802.3 Clause 50</td>
<td>10GBASE-W WAN PHY</td>
<td>9.95328</td>
<td>GBd</td>
</tr>
<tr>
<td>IEEE std-802.3 Clause 49</td>
<td>10GBASE-R LAN PHY</td>
<td>10.3125</td>
<td>GBd</td>
</tr>
<tr>
<td>Fibre Channel - 10 Gigabit (10GFC)</td>
<td>10GFC</td>
<td>10.51875</td>
<td>GBd</td>
</tr>
<tr>
<td>10Gig Ethernet with FEC</td>
<td>10GBASE-R over G.709</td>
<td>11.10</td>
<td>GBd</td>
</tr>
</tbody>
</table>

The SFI interface operates from 9.95 to 11.1 GBd.
3.3 SFI TEST POINTS DEFINITION AND MEASUREMENTS

SFI reference compliance test points are defined with the Host Compliance Board and the Module Compliance Board for measurement consistency, see Appendix C. The reference test boards provide a set of overlapping measurements for ASIC/SerDes, module, and host validation to ensure interoperability. For improved measurement accuracy the actual reference test card responses may be calibrated out of the measurements and replaced with functions that represent the ideal responses defined in Appendix C for the reference test cards.

Points A, B, C, and D require AC coupled test equipment. All SFI test equipment must have 50 Ω single ended impedance on all test ports.

The reference impedance for differential measurements and S-parameters is 100 Ω, and the reference impedance for common mode measurements and S-parameters is 25 Ω.

The bandwidth of measurement instrument shall be 12 GHz unless specified otherwise.

SFI reference points are listed in Table 10.

<table>
<thead>
<tr>
<th>Compliance point</th>
<th>Designation</th>
</tr>
</thead>
<tbody>
<tr>
<td>ASIC/SerDes output</td>
<td>A</td>
</tr>
<tr>
<td>Host output</td>
<td>B</td>
</tr>
<tr>
<td>Host input</td>
<td>C</td>
</tr>
<tr>
<td>ASIC/SerDes input</td>
<td>D</td>
</tr>
<tr>
<td>Module input</td>
<td>B’</td>
</tr>
<tr>
<td>Module output</td>
<td>C’</td>
</tr>
<tr>
<td>Module input calibration</td>
<td>B” (double quotation)</td>
</tr>
<tr>
<td>Host input calibration</td>
<td>C” (double quotation)</td>
</tr>
</tbody>
</table>

3.3.1 HOST COMPLIANCE POINTS

Host system transmitter and receiver compliance are defined by tests in which a Host Compliance Board is inserted as shown in Figure 13 in place of the SFP+ module. The Host Compliance Board meets the specifications of Appendix C. The compliance points are B and C.
SFP+ host compliance points are defined as the following:

- B: Host transmitter output at the output of the Host Compliance Board. Specifications for B are given in 3.5.1.
- C: Host receiver input at the input of the Host Compliance Board. Specifications for C are given in 3.5.2.

### 3.3.2 Module Compliance Points

Module transmitter and receiver compliance are defined by tests in which the module is inserted into the Module Compliance Board as shown in Figure 14. The Module Compliance Board meets the specifications of Appendix C. The compliance points for the module are B' and C'.
SFP+ module compliance points are defined as the following:

- **B’**: SFP+ module transmitter input at the input of the Module Compliance Board. Specifications for B’ are given in 3.6.1.
- **C’**: SFP+ module receiver output at the output of the Module Compliance Board. Specifications for C’ are given in 3.6.2.

### 3.3.3 ASIC/SerDes Test Points (Informative)

ASIC/SerDes transmitter and receiver may be tested on a test board as shown in Figure 15 with nominal trace response as specified by C.1.3 to avoid degradation due to excessive trace loss and to ensure consistent measurements.
SFI ASIC/SerDes test points are defined as the following:

- \( A \): SerDes transmitter output at the output of the ASIC/SerDes Test Board. Recommendations for \( A \) are given in B.2.
- \( D \): ASIC/SerDes receiver input at the input of the ASIC/SerDes Test Board. Recommendations for \( D \) are given in B.3.

### 3.3.4 Host Input Calibration Point

Host receiver input tolerance signals are calibrated through the Host Compliance Board at the output of the Module Compliance Board as shown in Figure 16. The host input calibration point is at \( C'' \) with specifications for \( C'' \) given in 3.5.2. The response between the connector and \( C'' \) is specified by C.1.2.

![Figure 16 Host input calibration point C’’ and crosstalk source calibration point B’’](image)

### 3.3.5 Module Input Calibration Point

Module transmitter input tolerance signals are calibrated through the Module Compliance Board at the output of the Host Compliance Board as shown in Figure 17. The module input calibration point is at \( B'' \) with specifications for \( B'' \) given in 3.6.1. The response between the connector and \( B'' \) is specified by C.1.1.
3.4 SFI TERMINATION AND DC BLOCKING

The SFI link uses nominal 100 Ω differential source and load terminations on both the host board and the module. The SFI transmitter provides both differential and common mode termination. The SFI transmitter and receiver termination specifications for each of the compliance points are given by:

- Host – 3.5 SFP+ Host System Specifications
- Module – 3.6 SFP+ Module Specifications

Host SerDes termination recommendations are given by:

- ASIC/SerDes – Appendix B

SFP+ modules shall incorporate blocking capacitors or equivalent on all SFI inputs and outputs as shown in Figure 18. The SFI transmitter is represented by terminations $Z_p$ and $Z_n$ which form a 100 Ω differential source. Each termination has a nominal value of 50 Ω, and therefore the common mode impedance is 25 Ω. The SFI receiver is represented with termination $Z_{diff}$ with nominal 100 Ω value. This representation is not intended to preclude the use of other implementations which may provide common mode termination, however the SFI specification does not require any common mode termination at the receiver. If common mode terminations are provided, it may reduce common mode voltage and EMI.
It is recommended that both the module and the host use transmission lines targeted to have 100 Ω differential impedance with about 7% coupling. SFP+ percent differential coupling is defined by the following equation:

\[
\text{Coupling} = \frac{Z_{cm} \times 4 - Z_{diff}}{Z_{cm} \times 4 + Z_{diff}} \times 100
\]

Where \(Z_{cm}\) is the common mode impedance and \(Z_{diff}\) is the differential impedance.

Differential traces with nominal 7% coupling offer a good compromise between reasonable common mode match and practical transmission line geometries. These are the targets for the module and host Compliance Boards described in Appendix C.

Figure 18  SFI Termination and AC Coupling
3.5 SFP+ Host System Specifications

SFP+ host system transmitter specifications at compliance point B are given in 3.5.1. SFP+ Host system receiver specifications at compliance point C are given in 3.5.2.

All specifications are to be met at the host compliance test points defined in 3.3.1.

The solder pads for the high speed traces in the SFF-8431 Module Compliance Board are 1.1x0.4 mm to improve high frequency performance instead of 2.0x0.5 mm as defined in the SFF-8083 for improved manufacturability. Trade-off between host performance and manufacturability are left to the host designer. For detailed geometry of the Module Compliance Board, see the Gerber files in C.3.4.

Warning: The host expects DC blocking in the module, and for improved performance the Host Compliance Board is not required to incorporate DC blocks. DC blocking within the test equipment or between the host and the equipment is necessary for all host SFI signals.

3.5.1 Host Transmitter Output Specifications at B

SFP+ host transmitter electrical specifications defined at compliance point B are given in Table 11 and Table 12. These specifications are defined at the output of the Host Compliance Board specified in C.2. Host transmitters must provide adequate low frequency signal response for the applications supported.
The specification of common mode output return loss reduces EMI and noise by absorbing common mode reflections and noise.

The SFI jitter specifications at reference point B are listed in Table 12 and the compliance mask is shown in Figure 19. As baseline wander can create low probability eye closure which is not detected by the $5 \times 10^{-5}$ mask hit ratio, baseline wander must be controlled so as not to significantly degrade the signal at B.

---

<table>
<thead>
<tr>
<th>Parameter - B</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Termination Mismatch at 1 MHz</td>
<td>$\Delta Z_{m}$</td>
<td>See D.16, Figure 55</td>
<td>5</td>
<td>%</td>
<td></td>
</tr>
<tr>
<td>Single Ended Output Voltage Range</td>
<td></td>
<td></td>
<td>-0.3</td>
<td>4.0</td>
<td>V</td>
</tr>
<tr>
<td>Output AC Common Mode Voltage</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Differential Output S-parameter</td>
<td>SDD22</td>
<td>0.01 to 2 GHz</td>
<td>-12</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2 to 11.1 GHz</td>
<td>see 1</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Common Mode Output S-parameter</td>
<td>SCC22</td>
<td>0.01 to 2.5 GHz</td>
<td>see 2</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2.5 to 11.1 GHz</td>
<td>-3</td>
<td>dB</td>
<td></td>
</tr>
</tbody>
</table>

1. Reflection coefficient given by equation $\text{SDD22}(\text{dB}) < -6.68 + 12.1 \times \log_{10}(f/5.5)$, with $f$ in GHz.
2. Reflection coefficient given by equation $\text{SCC22}(\text{dB}) < -7 + 1.6 \times f$, with $f$ in GHz.
Table 12 Host Transmitter Output Jitter and Eye Mask Specifications at B

<table>
<thead>
<tr>
<th>Parameters- B</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Target Value</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Crosstalk Source Rise/Fall time (20% to 80%)</td>
<td>Tr, Tf</td>
<td>See 1, 2, D.6</td>
<td>34</td>
<td></td>
<td></td>
<td>ps</td>
</tr>
<tr>
<td>Crosstalk Source Amplitude (p-p differential)</td>
<td></td>
<td>See 1, 2, D.7</td>
<td>1000</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Signal Rise/Fall time (20% to 80%)</td>
<td>Tr, Tf</td>
<td>See D.6</td>
<td>34</td>
<td></td>
<td></td>
<td>ps</td>
</tr>
<tr>
<td>Total Jitter</td>
<td>TJ</td>
<td>See D.5</td>
<td></td>
<td>0.28</td>
<td>UI(p-p)</td>
<td></td>
</tr>
<tr>
<td>Data Dependent Jitter</td>
<td>DDJ</td>
<td>See D.3</td>
<td></td>
<td>0.1</td>
<td>UI(p-p)</td>
<td></td>
</tr>
<tr>
<td>Data Dependent Pulse Width Shrinkage</td>
<td>DDPWS</td>
<td></td>
<td></td>
<td>0.055</td>
<td>UI (p-p)</td>
<td></td>
</tr>
<tr>
<td>Uncorrelated Jitter</td>
<td>UJ</td>
<td>See 3 and D.4</td>
<td></td>
<td>0.023</td>
<td>UI (RMS)</td>
<td></td>
</tr>
<tr>
<td>Transmitter Qsq</td>
<td>Qsq</td>
<td>See 4</td>
<td></td>
<td>50</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Parameters- B</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Value</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Eye Mask</td>
<td>X1</td>
<td></td>
<td>0.12</td>
<td>UI</td>
</tr>
<tr>
<td>Eye Mask</td>
<td>X2</td>
<td>Mask hit ratio of 5×10⁻⁵, See D.2 and Figure 19</td>
<td>0.33</td>
<td>UI</td>
</tr>
<tr>
<td>Eye Mask</td>
<td>Y1</td>
<td>See D.2 and Figure 19</td>
<td>95</td>
<td>mV</td>
</tr>
<tr>
<td>Eye Mask</td>
<td>Y2</td>
<td></td>
<td>350</td>
<td>mV</td>
</tr>
</tbody>
</table>

1. Measured at C” with Host Compliance Board and Module Compliance Board pair, see Figure 17.
2. Since the minimum module output transition time is faster than the crosstalk transition time the amplitude of crosstalk source is increased to achieve the same slew rate.
3. It is not possible to have the maximum UJ and meet the TJ specifications if the UJ is all Gaussian.
4. Qsq=1/RN if the one level and zero level noises are identical and see D.8.
3.5.2 Host Receiver Input Specifications at C and C”

The SFP+ Host receiver electrical specifications at compliance point C and C” for both linear and limiting modules are given in Table 13. The host shall provide differential termination and must constrain differential to common mode conversion for quality signal termination and low EMI, as given in Table 13. Common mode termination on the receiver is not required see Figure 18.

Signals used as input tolerance test conditions are calibrated at C” with the Host Compliance Board connected through a Module Compliance Board to measurement instrumentation. Specifications at C” supporting limiting modules are given in Table 14. Specifications at C” supporting linear module are given in Table 15.

SFP+ compliant hosts are allowed to support just linear modules, just limiting modules, or both linear and limiting modules.

Table 13 Host Receiver Input Electrical Specifications at C and C”

<table>
<thead>
<tr>
<th>Parameters - C and C”</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Target</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Single Ended Input Voltage Range</td>
<td></td>
<td>Referenced to VeeR</td>
<td>-0.3</td>
<td>4.0</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Input AC Common Mode Voltage Tolerance</td>
<td></td>
<td>See 1 and D.15.3</td>
<td>7.5</td>
<td></td>
<td>mV (RMS)</td>
<td></td>
</tr>
<tr>
<td>Damage Threshold (p-p differential)</td>
<td>SDD11</td>
<td>See 1</td>
<td>2000</td>
<td>2000</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Differential Input S-parameter</td>
<td>SDD11</td>
<td>0.01 to 2 GHz</td>
<td></td>
<td>-12</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2 to 11.1 GHz</td>
<td></td>
<td>see 2</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>Reflected Differential to Common Mode Conversion</td>
<td>SCD11</td>
<td>0.1 to 11.1 GHz</td>
<td></td>
<td>-10</td>
<td></td>
<td>dB</td>
</tr>
</tbody>
</table>

1. Measured at C” with the Module Compliance Board.
2. Reflection Coefficient given by equation SDD11(dB) = -6.68 + 12.1 \times \log_{10}(f/5.5), with f in GHz.

Jitter specifications to support the limiting module are listed in Table 14. Figure 20 gives the host compliance eye mask requirements to support the limiting module. The host shall operate at and between the sensitivity and overload limits. The SFP+ limiting host shall tolerate sinusoidal jitter given by Figure 21. Test procedures for the host for limiting module are given in D.11.
Table 14 Host receiver supporting limiting module input compliance test signal calibrated at C”

<table>
<thead>
<tr>
<th>Parameters - C”</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Target Value</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Crosstalk Source Rise/Fall time (20% to 80%)</td>
<td>Tr, Tf</td>
<td>See D.6</td>
<td>34</td>
<td>ps</td>
<td></td>
</tr>
<tr>
<td>Crosstalk Source Amplitude (p-p differential)</td>
<td></td>
<td>See 1</td>
<td>700</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>AC Common Mode Voltage</td>
<td></td>
<td>See 2 and D.15</td>
<td>7.5</td>
<td>mV (RMS)</td>
<td></td>
</tr>
<tr>
<td>99% Jitter</td>
<td>J2</td>
<td>See 3, D.5, D.11</td>
<td>0.42</td>
<td>UI (p-p)</td>
<td></td>
</tr>
<tr>
<td>Pulse Width Shrinkage Jitter</td>
<td>DDPWS</td>
<td>See 4, D.3</td>
<td>0.3</td>
<td>UI (p-p)</td>
<td></td>
</tr>
<tr>
<td>Total Jitter</td>
<td>TJ</td>
<td>BER 1×10⁻¹² see D.5, D.11</td>
<td>0.70</td>
<td>UI (p-p)</td>
<td></td>
</tr>
<tr>
<td>Eye Mask</td>
<td>X1</td>
<td>Mask hit ratio of 1×10⁻¹², See D.2, D.11</td>
<td>0.35</td>
<td>UI</td>
<td></td>
</tr>
<tr>
<td>Eye Mask Amplitude Sensitivity</td>
<td>Y1</td>
<td>150</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Eye Mask Amplitude Overload</td>
<td>Y2</td>
<td>425</td>
<td>mV</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. Measured at B” with Host Compliance Board and Module Compliance Board pair, see Figure 16.
2. The tester is not expected to generate this common mode voltage however its output must not exceed this value.
3. Includes sinusoidal jitter, per Figure 21, when measured with the reference PLL specified by the given standard.
4. In practice the test implementer may trade DDPWS with other pulse width shrinkage from the sinusoidal interferer.
5. Eye mask amplitude sensitivity tests the host receiver with the minimum eye opening expected from a module within the constraint set by Y2.
6. Eye mask amplitude overload tests the host receiver tolerance to the largest peak signal levels expected from the module within the constraint set by Y1.
7. It is not expected that module Rx output will exhibit both maximum peak level and minimum eye opening.
8. Sensitivity and overload are tested separately, see D.11.
Table 15 defines the input compliance test signal as calibrated at C" for a host that supports linear modules. The parameters in Table 15 include the effects of a worst case module that operates in conjunction with optical TP3 tester(s) defined for the LRM and LR standards. SR specifications are covered by the fact that LR links have high noise, and on the other extreme, LRM links have high distortion. Test procedures for the linear host are given in D.13. For illustrative purpose, Figure 24 shows the host test calibration line along which specific host test points for LRM are defined.
For LR test conditions, the SFP+ linear host shall operate with sinusoidal jitter given by Figure 21 while the stress conditions given in Table 15 are applied. For LRM test conditions, the host shall operate with sinusoidal jitter as defined in IEEE802.3, clause 68, with the stressors and noises in Figure 52 including those in the TP3 tester turned off.

Only two specific test conditions for each LRM stressor are defined in Table 15. In general, however, a host must meet operational requirements with any compliant module. It is expected that lower dWDP modules will exist. However, this specification has not defined host test conditions below dWDP of 0.6 to 0.8 dB. At low dWDP values, guard bands between module specifications and host requirements are left to the host implementation.
# Table 15 Host receiver supporting linear module input compliance test signal calibrated at C"  

<table>
<thead>
<tr>
<th>Parameters - C&quot;</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Target</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Crosstalk Source Rise/Fall time (20% to 80%)</td>
<td>Tr/Tf</td>
<td>See 1, D.6</td>
<td>34</td>
<td></td>
<td></td>
<td>ps</td>
</tr>
<tr>
<td>Crosstalk Source Amplitude (p-p differential)</td>
<td>See 1</td>
<td></td>
<td></td>
<td>700</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>AC Common Mode Voltage</td>
<td></td>
<td>See 2 and D.15</td>
<td></td>
<td>7.5</td>
<td></td>
<td>mV (RMS)</td>
</tr>
<tr>
<td>Differential Voltage Modulation Amplitude</td>
<td>VMA</td>
<td>for LRM, See 3</td>
<td>180</td>
<td>600</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Differential Voltage Modulation Amplitude</td>
<td>VMA</td>
<td>for SR and LR, See 3</td>
<td>150</td>
<td>600</td>
<td></td>
<td>mV</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Applications</th>
<th>Symbol</th>
<th>Compliance stress test conditions</th>
<th>Target WDP (dBo)</th>
<th>Target RN, (RMS) WDP, (dBo)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LRM</td>
<td>WDP</td>
<td>High WDP &amp; pre-cursor stressor</td>
<td>Approximately 5.1, see 5</td>
<td>4.1</td>
</tr>
<tr>
<td></td>
<td>WDP</td>
<td>High WDP &amp; split-symmetric stressor</td>
<td>5.4</td>
<td>3.9</td>
</tr>
<tr>
<td></td>
<td>WDP</td>
<td>High WDP &amp; post-cursor stressor</td>
<td>Approximately 5.2, see 5</td>
<td>4.2</td>
</tr>
<tr>
<td></td>
<td>WDP</td>
<td>Low WDP &amp; pre-cursor stressor</td>
<td>Approximately 4.7, see 6</td>
<td>-0.0148</td>
</tr>
<tr>
<td></td>
<td>WDP</td>
<td>Low WDP &amp; split-symmetric stressor</td>
<td>Approximately 4.7, see 6</td>
<td>4.1</td>
</tr>
<tr>
<td></td>
<td>WDP</td>
<td>Low WDP &amp; post-cursor stressor</td>
<td>Approximately 4.8, see 6</td>
<td>3.9</td>
</tr>
<tr>
<td>LR</td>
<td>WDP</td>
<td>Low WDP</td>
<td>Approximately 2.6, see 6</td>
<td>-0.02</td>
</tr>
</tbody>
</table>

1. Measured at B" with Host Compliance Board and Module Compliance Board pair, see Figure 16.
2. The tester is not expected to generate this common mode voltage, however its output must not exceed this value.
3. Peak levels of received signals in service may exceed their VMA due to overshoot of the far end transmitter and/or the module receiver.
4. Target WDP is calibrated with a reference receiver with 14 T/2 spaced FFE taps and 5 T spaced DFE taps.
5. The filter bandwidth in the TP3 to electrical adapter in Figure 52 is set to produce 5.4 dBo for WDP for the split-symmetrical TP3 stressor. The same filter is to be used for high WDP pre-cursor and post-cursor LRM stressors - their approximate target WDP values are given only for guidance. WDP is to be measured for each stressor, and target RN is determined by the relevant equation in note 7.
6. The filter bandwidth in the TP3 to electrical adapter in Figure 52 is set to 7.5 GHz for all three LRM low WDP conditions and for the LR condition. The approximate target WDP values are given for guidance. WDP is to be measured for each stressor, and target RN is determined by the relevant equation in note 7.
7. Target RN rms values are given by the following equation: RN = m × (WDP - WDPi) + b, where WDP is the actual value of the tester, and WDPi values are based on waveshapes expected at TP3.
3.6 SFP+ Module Specifications

SFP+ module transmitter specifications at compliance point B’ are given in 3.6.1. SFP+ module receiver specifications at compliance point C’ are given in 3.6.2.

3.6.1 Module Transmitter Input Specifications at B’ and B”

The SFP+ module transmitter electrical specifications, given in Table 16, at compliance point B’ are measured with the Module Compliance Board as shown in 3.3.2. The transmitter input impedance is 100 \( \Omega \) differential. The module must provide differential termination and limit differential to common mode conversion for quality signal termination and low EMI.

Signals used as input conditions for testing the transmitter input tolerance are calibrated at B” with the Module Compliance Board connected through a Host Compliance Board to appropriate instrumentation. This is further described in 3.10. The specifications used for this calibration are listed in Table 17. The test signal at B” as illustrated by Figure 17 shall comply with the mask defined in Table 17 and illustrated in Figure 19.

<table>
<thead>
<tr>
<th>Parameters - B’</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Target</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Single Ended Input Voltage Tolerance</td>
<td></td>
<td>Referenced to VeeT</td>
<td>-0.3</td>
<td>4.0</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>AC common mode voltage tolerance</td>
<td></td>
<td>See 1, D15.3</td>
<td>15</td>
<td></td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>Differential Input S-parameter</td>
<td>SDD11</td>
<td>0.01 to 4.1 GHz</td>
<td></td>
<td>See 2</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>4.1 to 11.1 GHz</td>
<td></td>
<td>See 3</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Reflected Differential to Common Mode Conversion</td>
<td>SCD11</td>
<td>0.01 to 11.1 GHz</td>
<td></td>
<td>-10</td>
<td>dB</td>
<td></td>
</tr>
</tbody>
</table>

1. Measured at B” with Host Compliance Board and Module Compliance Board pair, see Figure 17.
2. Reflection Coefficient given by equation SDD11(dB) < \(-12 + 2 \times \text{SQRT}(f)\), with f in GHz.
3. Reflection Coefficient given by equation SDD11(dB) < \(-6.3 + 13 \times \log_{10}(f/5.5)\), with f in GHz.
Table 17 Module Transmitter Input Tolerance Signal Calibrated at B”

<table>
<thead>
<tr>
<th>Parameters- B”</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Target Value</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Crosstalk Source Rise/Fall time (20% to 80%)</td>
<td>Tr, Tf</td>
<td>See 1, 2 and D.6</td>
<td>34</td>
<td>ps</td>
<td></td>
</tr>
<tr>
<td>Crosstalk Source Amplitude (p-p differential)</td>
<td></td>
<td>See 1, 2</td>
<td>1000</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>AC Common Mode Voltage</td>
<td></td>
<td>See 3 and D.15.2</td>
<td>15</td>
<td>mV (RMS)</td>
<td></td>
</tr>
<tr>
<td>Total Jitter</td>
<td>TJ</td>
<td>See D.5</td>
<td>0.28</td>
<td>UI (p-p)</td>
<td></td>
</tr>
<tr>
<td>Data Dependent Jitter</td>
<td>DDJ</td>
<td>See D.3</td>
<td>0.10</td>
<td>UI (p-p)</td>
<td></td>
</tr>
<tr>
<td>Pulse Width Shrinkage Jitter</td>
<td>DDPWS</td>
<td></td>
<td>0.055</td>
<td>UI (p-p)</td>
<td></td>
</tr>
<tr>
<td>Uncorrelated Jitter</td>
<td>UJ</td>
<td>See 4 and D.4</td>
<td>0.023</td>
<td>UI (RMS)</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Parameters- B”</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Value</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Eye Mask X1</td>
<td></td>
<td>Mask hit ratio of $5 \times 10^{-5}$, See D.2</td>
<td>0.12</td>
<td>UI</td>
</tr>
<tr>
<td>Eye Mask X2</td>
<td></td>
<td></td>
<td>0.33</td>
<td>UI</td>
</tr>
<tr>
<td>Eye Mask Y1</td>
<td></td>
<td></td>
<td>95</td>
<td>mV</td>
</tr>
<tr>
<td>Eye Mask Y2</td>
<td></td>
<td></td>
<td>350</td>
<td>mV</td>
</tr>
</tbody>
</table>

1. Measured at C” with Host Compliance Board and Module Compliance Board pair, see Figure 17.
2. Since the minimum module output transition time is faster than the crosstalk transition time the amplitude of crosstalk source is increased to achieve the same slew rate.
3. The tester is not expected to generate this common mode voltage however its output must not exceed this value.
4. It is not possible to have the maximum UJ and meet the TJ specifications if the UJ is all Gaussian.

Figure 22 Module Transmitter Differential Input Compliance Mask at B”
3.6.2 Module Receiver Output Specifications at C’

The SFP+ receiver electrical output specifications at compliance point C’ are given in Table 18. The module must provide differential termination and common mode termination for quality signal termination and low EMI, as given in Table 18.

Table 18 Module Receiver Output Electrical Specifications at C’

<table>
<thead>
<tr>
<th>Parameters - C’</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Target</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Crosstalk source rise/fall time (20% to 80%)</td>
<td>Tr, Tf</td>
<td>See 1, D.6.</td>
<td>34</td>
<td></td>
<td></td>
<td>ps</td>
</tr>
<tr>
<td>Crosstalk Source Amplitude (p-p differential)</td>
<td></td>
<td>See 1</td>
<td>700</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Termination Mismatch at 1 MHz</td>
<td>ΔZₘ</td>
<td>See D.16, Figure 55</td>
<td>5</td>
<td></td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>Single Ended Output Voltage Tolerance</td>
<td></td>
<td>See D.15</td>
<td>-0.3</td>
<td>4.0</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Output AC Common Mode Voltage</td>
<td></td>
<td>See D.15</td>
<td>7.5</td>
<td></td>
<td></td>
<td>mV (RMS)</td>
</tr>
<tr>
<td>Differential Output S-parameter</td>
<td>SDD22</td>
<td>0.01 to 4.1 GHz</td>
<td>See 2</td>
<td>dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>4.1 to 11.1 GHz</td>
<td>See 3</td>
<td>dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Common Mode Output Reflection Coefficient</td>
<td>SCC22</td>
<td>0.01 to 2.5 GHz</td>
<td>See 4</td>
<td>dB</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2.5 to 11.1 GHz</td>
<td></td>
<td>-3</td>
<td></td>
<td>dB</td>
</tr>
</tbody>
</table>

1. Measured at B’ with the Host Compliance Board and Module Compliance Board pair, see Figure 16.
2. Reflection Coefficient given by equation SDD22(dB) < -12 + 2 × SQRT(f), with f in GHz.
3. Reflection Coefficient given by equation SDD22(dB) < -6.3 + 13 × log₁₀(f/5.5), with f in GHz.
4. Reflection coefficient given by equation SCC22(dB) < -7 + 1.6 × f, with f in GHz.

Common Mode Output Reflection Coefficient helps absorb reflection and noise improving EMI.

Jitter specifications for limiting modules are listed in Table 19. Figure 23 gives the compliance eye mask for limiting modules output. Requirements for linear modules are given in Table 20.

Both limiting and linear modules must provide adequate low frequency signal response for the applications supported, to control the effects of baseline wander.
### Table 19 Limiting Module Receiver Output Jitter and Eye Mask Specifications at C’

<table>
<thead>
<tr>
<th>Parameters - C’</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Target</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output Rise and Fall time (20% to 80%)</td>
<td>Tr, Tf</td>
<td>See D.6</td>
<td>28</td>
<td></td>
<td></td>
<td>ps</td>
</tr>
<tr>
<td>Total Jitter</td>
<td>TJ</td>
<td>See D.5, D.12</td>
<td>0.70</td>
<td></td>
<td></td>
<td>UI (p-p)</td>
</tr>
<tr>
<td>99% Jitter</td>
<td>J2</td>
<td>See D.5, D.12</td>
<td>0.42</td>
<td></td>
<td></td>
<td>UI (p-p)</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Parameters - C’</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Value</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Eye Mask</td>
<td>X1</td>
<td>Mask hit ratio of $\times 10^{-12}$</td>
<td>0.35</td>
<td>UI</td>
</tr>
<tr>
<td>Eye Mask</td>
<td>Y1</td>
<td>See D.2, D.12</td>
<td>150</td>
<td>mV</td>
</tr>
<tr>
<td>Eye Mask</td>
<td>Y2</td>
<td>See D.2, D.12</td>
<td>425</td>
<td>mV</td>
</tr>
</tbody>
</table>

---

**Figure 23 Limiting Module Receiver Differential Output Compliance Mask at C’**

![Diagram of Limiting Module Receiver Differential Output Compliance Mask at C’](image-url)
Linear module test parameters are given by Table 20. Compliance methods for a linear module are given in Appendix D.14.

**Table 20 Linear Module Receiver Specifications at C’**

<table>
<thead>
<tr>
<th>Parameters - C’</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Relative Noise SR</td>
<td>RN</td>
<td>See D.14.1</td>
<td>-0.02</td>
<td>0.078</td>
<td>0.078</td>
</tr>
<tr>
<td>Relative Noise LR</td>
<td>RN</td>
<td></td>
<td>-0.02</td>
<td>0.083</td>
<td>0.083</td>
</tr>
<tr>
<td>Relative Noise LRM with pre-cursor stressor</td>
<td>RN</td>
<td></td>
<td>-0.0153</td>
<td>0.0475</td>
<td>0.0475</td>
</tr>
<tr>
<td>Relative Noise LRM with split-symmetrical stressor</td>
<td>RN</td>
<td></td>
<td>-0.017</td>
<td>0.0475</td>
<td>0.0475</td>
</tr>
<tr>
<td>Relative Noise LRM with post-cursor stressor</td>
<td>RN</td>
<td></td>
<td>-0.0153</td>
<td>0.0475</td>
<td>0.0475</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Parameters - C’</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Difference Waveform Distortion Penalty for SR and LR</td>
<td>dWDP</td>
<td>See 1 and D.14.2</td>
<td></td>
<td>2.7</td>
<td>dBo</td>
</tr>
<tr>
<td>Difference Waveform Distortion Penalty for LRM</td>
<td>dWDP</td>
<td></td>
<td></td>
<td>1.5</td>
<td>dBo</td>
</tr>
<tr>
<td>Differential Voltage Modulation Amplitude For SR and LR</td>
<td>VMA</td>
<td>See D.7</td>
<td>150</td>
<td>600</td>
<td>mV</td>
</tr>
<tr>
<td>Differential Voltage Modulation Amplitude For LRM</td>
<td>VMA</td>
<td></td>
<td>180</td>
<td>600</td>
<td>mV</td>
</tr>
<tr>
<td>Differential peak to peak voltage</td>
<td>Vpk-pk</td>
<td>See D.14.3</td>
<td></td>
<td>600</td>
<td>mV</td>
</tr>
</tbody>
</table>

1. Defined with reference receiver with 14 T/2 spaced FFE taps and 5 T spaced DFE taps.

Appendix D.14.2 defines RN for a linear module receiver. The limits for RN are functions of measured dWDP for the module, expressed in optical decibels. As an example, the trade-off between the parameters for LRM are shown in Figure 24. To pass, RN must be below the respective limit line.

dWDP and RN shall meet the specifications in Table 20 and can be calculated by

\[ RN \leq \min [(m_1 \times dWDP + b_1), (m_2 \times dWDP + b_2), RN_{max}] \]

for each TP3 test condition for which compliance is required. For example, if compliance is required for LRM, the module must meet specifications with all three stressors and under the sensitivity and overload test conditions specified in IEEE Std 802.3 68.6.9.
For illustrative purpose, Figure 24 shows the host test calibration line along which specific host test points for LRM are defined. The gap between the host and module lines is because the host is tested with linear impairments, which given the same dWDP, are more benign to a host than non-linear impairments which are possible from a module.
CHAPTER 4 SFP+ 2-WIRE INTERFACE

4.1 INTRODUCTION

The SFP+ management interface is a two-wire interface, similar to \(I^2C\). SFP+ management memory map is specified by SFF-8472. Nomenclature for all registers more than 1 bit long are MSB...LSB (MSB transmitted first).

4.2 2-WIRE ELECTRICAL SPECIFICATIONS

The SFP+ 2-wire interface specifications are given in Table 21. This specification ensures compatibility between host masters and SFP+ SCL/SDA lines and compatibility with \(I^2C\). All voltages are referenced to \(V_{eeT}\).

### Table 21 2-Wire Interface Electrical Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min.</th>
<th>Max.</th>
<th>Unit</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Host 2-wire Vcc</td>
<td>Vcc_Host_2w</td>
<td>3.14</td>
<td>3.46</td>
<td>V</td>
<td>see 1</td>
</tr>
<tr>
<td>SCL and SDA</td>
<td>V_{OL}</td>
<td>0.0</td>
<td>0.40</td>
<td>V</td>
<td>Rp2w (^2) pulled to Vcc_Host_2w, see 3</td>
</tr>
<tr>
<td>SCL and SDA</td>
<td>V_{OH}</td>
<td>Vcc_Host_2w - 0.5</td>
<td>Vcc_Host_2w + 0.3</td>
<td>V</td>
<td>Rp2w (^2) pulled to Vcc_Host_2w, see 3</td>
</tr>
<tr>
<td>SCL and SDA</td>
<td>V_{IL}</td>
<td>-0.3</td>
<td>VccT*0.3</td>
<td>V</td>
<td>see 3</td>
</tr>
<tr>
<td>SCL and SDA</td>
<td>V_{IH}</td>
<td>VccT*0.7</td>
<td>VccT + 0.5</td>
<td>V</td>
<td>see 3</td>
</tr>
<tr>
<td>Input current on the SCL and SDA contacts</td>
<td>I(_i)</td>
<td>-10</td>
<td>10</td>
<td>(\mu A)</td>
<td></td>
</tr>
<tr>
<td>Capacitance on SCL and SDA I/O contact</td>
<td>C(_i) (^4)</td>
<td>14</td>
<td></td>
<td>(pF)</td>
<td></td>
</tr>
<tr>
<td>Total bus capacitance for SCL and for SDA</td>
<td>C(_b) (^5)</td>
<td>100</td>
<td></td>
<td>(pF)</td>
<td>At 400 kHz, 3.0 k(\Omega) Rp2w, max</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>At 100 kHz, 8.0 k(\Omega) Rp2w, max</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>At 400 kHz, 1.1 k(\Omega) Rp2w, max</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>At 100 kHz, 2.75 k(\Omega) Rp2w, max</td>
</tr>
</tbody>
</table>

1. The Host 2-wire Vcc is the voltage used for resistive pull ups for the 2 wire interface
2. Rp2w is the pull up resistor. Active bus termination may be used by the host in place of a pullup resistor. Pull ups can be connected to any one of several power supplies, however the host board design shall ensure that no module contact has voltage exceeding module VccT/R + 0.5 V nor requires the module to sink more than 3.0 mA current.
3. These voltages are measured on the other side of the connector to the device under test.
4. C\(_i\) is the capacitance looking into the module SCL and SDA contacts
5. C\(_b\) is the total bus capacitance on the SCL or SDA bus.
4.3 SFP+ 2-wire Timing Diagram

SFP+ 2-wire bus timing is shown in Figure 25 and the detail of clock stretching is shown in Figure 26. SFP+ 2-wire timing specifications are given in Table 22.

The 2-wire serial interface addresses of the SFP+ module are 1010000x (A0h) and 1010001x (A2h).
Table 22 SFP+ 2-wire Timing Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min.</th>
<th>Max.</th>
<th>Unit</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock Frequency</td>
<td>$f_{SCL}$</td>
<td>0</td>
<td>400</td>
<td>kHz</td>
<td>Module shall operate with $f_{SCL}$ up to 100 kHz without requiring clock stretching. The module may clock stretch with $f_{SCL}$ greater than 100 kHz and up to 400 kHz.</td>
</tr>
<tr>
<td>Clock Pulse Width Low</td>
<td>$t_{LOW}$</td>
<td>1.3</td>
<td></td>
<td>µs</td>
<td></td>
</tr>
<tr>
<td>Clock Pulse Width High</td>
<td>$t_{HIGH}$</td>
<td>0.6</td>
<td></td>
<td>µs</td>
<td></td>
</tr>
<tr>
<td>Time bus free before new transmission can start</td>
<td>$t_{BUF}$</td>
<td>20</td>
<td></td>
<td>µs</td>
<td>Between STOP and START and between ACK and ReSTART</td>
</tr>
<tr>
<td>START Hold Time</td>
<td>$t_{HD,STA}$</td>
<td>0.6</td>
<td></td>
<td>µs</td>
<td></td>
</tr>
<tr>
<td>START Set-up Time</td>
<td>$t_{SUSTA}$</td>
<td>0.6</td>
<td></td>
<td>µs</td>
<td></td>
</tr>
<tr>
<td>Data In Hold Time</td>
<td>$t_{HD,DAT}$</td>
<td>0</td>
<td></td>
<td>µs</td>
<td></td>
</tr>
<tr>
<td>Data In Set-up Time</td>
<td>$t_{SU,DAT}$</td>
<td>0.1</td>
<td></td>
<td>µs</td>
<td></td>
</tr>
<tr>
<td>Input Rise Time (100 kHz)</td>
<td>$t_{R,100}$</td>
<td>1000</td>
<td></td>
<td>ns</td>
<td>From ($V_{IL,MAX} - 0.15$) to ($V_{IH,MIN} + 0.15$)</td>
</tr>
<tr>
<td>Input Rise Time (400 kHz)</td>
<td>$t_{R,400}$</td>
<td>300</td>
<td></td>
<td>ns</td>
<td>From ($V_{IL,MAX} - 0.15$) to ($V_{IH,MIN} + 0.15$)</td>
</tr>
<tr>
<td>Input Fall Time (100 kHz)</td>
<td>$t_{F,100}$</td>
<td>300</td>
<td></td>
<td>ns</td>
<td>From ($V_{IH,MIN} + 0.15$) to ($V_{IL,MAX} - 0.15$)</td>
</tr>
<tr>
<td>Input Fall Time (400 kHz)</td>
<td>$t_{F,400}$</td>
<td>300</td>
<td></td>
<td>ns</td>
<td>From ($V_{IH,MIN} + 0.15$) to ($V_{IL,MAX} - 0.15$)</td>
</tr>
<tr>
<td>STOP Set-up Time</td>
<td>$t_{SU,STO}$</td>
<td>0.6</td>
<td></td>
<td>µs</td>
<td></td>
</tr>
</tbody>
</table>

4.4 Memory Transaction Timing

SFP+ memory transaction timings are given in Table 23.

Table 23 SFP+ Memory Specifications

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Min.</th>
<th>Max.</th>
<th>Unit</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Serial Interface Clock Holdoff “Clock Stretching”</td>
<td>$T_{clock_hold}$</td>
<td>500</td>
<td></td>
<td>µs</td>
<td>Maximum time the SFP+ module may hold the SCL line low before continuing with a read or write operation</td>
</tr>
<tr>
<td>Complete Single or Sequential Write up to 4 Byte</td>
<td>$t_{WR}$</td>
<td>40</td>
<td></td>
<td>ms</td>
<td></td>
</tr>
<tr>
<td>Complete Sequential Write of 5-8 Byte</td>
<td>$t_{WR}$</td>
<td>80</td>
<td></td>
<td>ms</td>
<td></td>
</tr>
<tr>
<td>Endurance (Write Cycles)</td>
<td></td>
<td>10 k</td>
<td></td>
<td>cycles</td>
<td></td>
</tr>
</tbody>
</table>
4.5 DEVICE ADDRESSING AND OPERATION

Serial Clock (SCL): The host supplied SCL input to SFP+ transceivers is used to positively edge clock data into each SFP+ device and negative edge clock data out of each device. The SCL line may be pulled low by an SFP+ module during clock stretching.

Serial Data (SDA): The SDA contact is bi-directional for serial data transfer. This contact is open-drain or open-collector driven and may be wire-OREd with other open-drain or open collector devices with different device addresses, provided the total bus capacitance meets the requirement of Table 21 and the Serial Clock (SCL) is also wire-OREd.

Master/Slave: SFP+ transceivers operate only as slave devices. The host must provide a bus master for SCL and initiate all read/write communication.

Device Address: Each SFP+ is hard wired at the device addresses A0h and A2h. See SFF-8472 for memory structure within each transceiver.

Clock and Data Transitions: The SDA contact is normally pulled high with an external device. Data on the SDA contact may change only during SCL low time periods. Data changes during SCL high periods indicate a START or STOP condition. All addresses and data words are serially transmitted to and from the SFP+ in 8-bit words. Every byte on the SDA line must be 8-bits long. Data is transferred with the most significant bit (MSB) first.

START Condition: A high-to-low transition of SDA with SCL high is a START condition, which must precede any other command.

STOP Condition: A low-to-high transition of SDA with SCL high is a STOP condition.

Acknowledge: After sending each 8-bit word, the transmitter releases the SDA line for one bit time, during which the receiver is allowed to pull SDA low (zero) to acknowledge (ACK) that it has received each word. Device address bytes and write data bytes initiated by the host shall be acknowledged by SFP+ transceivers. Read data bytes transmitted by SFP+ transceivers shall be acknowledged by the host for all but the final byte read, for which the host shall respond with a STOP instead of an ACK.

Non-acknowledge (NACK): When a slave is unable to receive or transmit, because, e.g., it is performing a higher priority function, the data line shall be left high by the slave. A NACK is generated when the slave leaves the data line high during the ACK clock pulse. The master can then generate either a STOP condition to abort the transfer or a repeated START condition to start a new transfer.
When in a transfer, a master-receiver must signal the end of data to the slave-transmitter by not generating an acknowledge on the last byte clocked out of the slave. A NACK is generated when the master leaves the data line High during the ACK clock pulse. The slave-transmitter must release the data line to permit the master to generate a STOP or repeated START condition.

**Memory (Management Interface) Reset**: After an interruption in protocol, power loss or system reset the SFP+ management interface can be reset. Memory reset is intended only to reset the SFP+ transceiver management interface (to correct a hung bus). No other transceiver functionality is implied.

1) Clock up to 9 cycles.
2) Look for SDA high in each cycle while SCL is high.
3) Create a START condition as SDA is high.

**Device Addressing**: SFP+ devices require an 8 bit device address word following a start condition to enable a read or write operation. The device addresses to select A0h or A2h are shown in Table 24. This is common to all SFP+ devices.

<table>
<thead>
<tr>
<th>Address</th>
<th>(MSB)</th>
<th>R/W select</th>
</tr>
</thead>
<tbody>
<tr>
<td>A0h</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>A2h</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

The LSB of the device address word is the read/write operating select bit. A read operation is initiated if this bit is set high and a write operation is initiated if this bit is set low.

### 4.6 Read/Write Functionality

The methods for reading from and writing to the two different SFP+ addresses A0h and A2h are described in this section. They are identical for the two different addresses except that the appropriate address is used for each read and write. For simplicity in the figures the address is labelled 101000x where the x is 0 for the A0h address and 1 for the A2h address. Note that the address here is only seven bits. In order to complete the full 8 bit byte a one or zero is added to the end of the address depending on whether a read or a write operation is taking place.

#### 4.6.1 SFP+ Memory Address Counter (Read and Write Operations)

SFP+ devices maintain two internal data word address counters one for each address. These counters contain the last address accessed during the latest
read or write operation, incremented by one. The address counter is incremented whenever a data word is received or sent by the transceiver. This address stays valid between operations as long as SFP+ power is maintained. The address “roll over” during read and write operations is from the last byte of the 256 byte memory page to the first byte of the same page.

4.6.2 Read Operations (Current Address Read)

A current address read operation requires only the device address read word (10100001 or 10100011) be sent, Figure 27. Once acknowledged by the SFP+, the current address data word is serially clocked out. The host does not respond with an acknowledge, but does generate a STOP condition once the data word is read.

<table>
<thead>
<tr>
<th>HOST</th>
<th>S M S B</th>
<th>L S B</th>
<th>READ</th>
<th>N A C K</th>
<th>S T O P</th>
</tr>
</thead>
<tbody>
<tr>
<td>START</td>
<td>1 0 1 0 0 0 x 1 0 x x x x x x 1</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SFP+</td>
<td>ACK</td>
<td>M S B</td>
<td>L S B</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 27 Current Address Read Operation

4.6.3 Read Operations (Random Read)

A random read operation requires a “dummy” write operation to load in the target byte address Figure 28. This is accomplished by the following sequence: The target 8-bit data word address is sent following the device address write word (10100000 or 10100010) and acknowledged by the SFP+. The host then generates another START condition (aborting the dummy write without incrementing the counter) and a current address read by sending a device read address (10100001 or 10100011). The SFP+ acknowledges the device address and serially clocks out the requested data word. The host does not respond with an acknowledge, but does generate a STOP condition once the data word is read.

| START | 1 0 1 0 0 0 x 1 0 x x x x x x 1 |
| SFP+ | ACK | M S B | L S B |
| | | | |

Figure 28 Random Address Read Operation
4.6.4 Read Operations (Sequential Read)

Sequential reads are initiated by either a current word address read Figure 29 or a random address read Figure 30. To specify a sequential read, the host responds with an acknowledge (instead of a STOP) after each data word. As long as the SFP+ receives an acknowledge, it shall serially clock out sequential data words. The sequence is terminated when the host responds with a NACK and a STOP instead of an acknowledge.
4.6.5 WRITE OPERATIONS (BYTE WRITE)

A write operation requires an 8-bit data word address following the device address write word (10100000 or 10100010) and acknowledgement Figure 31. Upon receipt of this address, the SFP+ shall again respond with a zero (ACK) to acknowledge and then clock in the first 8 bit data word. Following the receipt of the 8 bit data word, the SFP+ shall output a zero (ACK) and the host master must terminate the write sequence with a STOP condition for the write cycle to begin. If a START condition is sent in place of a STOP condition (i.e. a repeated START per the I2C specification) the write is aborted and the data received during that operation is discarded. Upon receipt of the proper STOP condition, the SFP+ enters an internally timed write cycle, $t_{WR}$, to internal memory. The SFP+ disables its management interface input during this write cycle and shall not respond or acknowledge subsequent commands until the write is complete. Note that I2C “Combined Format” using repeated START conditions is not supported on SFP+ write commands.
4.6.6 WRITE OPERATIONS (SEQUENTIAL WRITE)

SFP+ shall support up to an 8 sequential byte write without repeatedly sending SFP+ address and memory address information. A “sequential” write is initiated the same way as a single byte write, but the host master does not send a stop condition after the first word is clocked in. Instead, after the SFP+ acknowledges receipt of the first data word, the host can transmit up to seven more data words. The SFP+ shall send an acknowledge after each data word received. The host must terminate the sequential write sequence with a STOP condition or the write operation shall be aborted and data discarded. Note that I²C “combined format” using repeated START conditions is not supported on SFP+ write commands.

<table>
<thead>
<tr>
<th>Host START</th>
<th>SFP+ ACK</th>
<th>SFP+ ADDR</th>
<th>&lt;--- SFP+ ADDRESS --&gt;</th>
<th>&lt;--- MEMORY ADDRESS --&gt;</th>
<th>&lt;--- DATA WORD 1 --&gt;</th>
<th>&lt;--- DATA WORD 2 --&gt;</th>
<th>&lt;--- DATA WORD 3 -------&gt;</th>
<th>&lt;--- DATA WORD 4 -------&gt;</th>
<th>STOP</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 0 1 0 0 0 x 0</td>
<td>x x x x x x x x</td>
<td>x 0</td>
<td>x x x x x x x x</td>
<td>x 0</td>
<td>x x x x x x x x</td>
<td>x 0</td>
<td>x x x x x x x x</td>
<td>x 0</td>
<td>1 0 1 0 0 0</td>
</tr>
</tbody>
</table>

Figure 32 Sequential Write Operation

4.6.7 WRITE OPERATIONS (ACKNOWLEDGE POLLING)

Once the SFP+ internally timed write cycle has begun (and inputs are being ignored on the bus) acknowledge polling can be used to determine when the write operation is complete. This involves sending a START condition followed by the device address word. Only if the internal write cycle is complete shall the SFP+ respond with an acknowledge to subsequent commands, indicating read or write operations can continue.
APPENDIX A  SFI CHANNEL RECOMMENDATION (INFORMATIVE)

A.1 SFI HOST CHANNEL GENERAL RECOMMENDATIONS

The purpose of the recommended SFI channel is to provide guidelines for host designers. The recommended SFI host channel consists of PCB traces, vias, and the 20 position enhanced connector defined by SFF-8083. The PCB traces are recommended to meet 100 ±10 Ω differential impedance with nominal 7% differential coupling.

SFI channel S-parameters are defined from ASIC transmitter pads to Host Compliance Board output at B and from Host Compliance Board input at C to ASIC input pads.

Please see SFF INF-8077i for differential S-parameters measurements and conversions.

A.2 SFI CHANNEL TRANSFER RECOMMENDATIONS

The SFI maximum channel transfer budget is 9.0 dB allocated as shown in Table 25.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Channel Transfer Including Connector measured with Host Compliance Board (see Appendix C)</td>
<td>SDD21</td>
<td>at 5.5 GHz, see 1</td>
<td>-6.5</td>
<td>-2.25</td>
<td>dB</td>
</tr>
<tr>
<td>Penalty for reflections and other impairments</td>
<td></td>
<td></td>
<td>-2.5</td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>Total Channel Link Budget When Measured with HCB</td>
<td></td>
<td></td>
<td>-9.0</td>
<td>-2.25</td>
<td>dB</td>
</tr>
</tbody>
</table>

1. SFI channel response (SDD21) is defined from chip pads to compliance point B or C.

To mitigate multiple reflections, SFI also recommends a minimum channel attenuation. This requirement for both a minimum and maximum channel attenuation results in a mask that is shown approximately by Figure 33. The response including ripple should be within the channel response mask.

The SFI recommended channel is measured with the ASIC removed and measured with the Host Compliance Board of section C.2. The S-parameters are measured by connecting a 4-port network analyzer to the ASIC pads and the SMA connectors on the Host Compliance Board.
The minimum channel transfer $SDD21$ (maximum loss) mask contour is given by:

\[ SDD21(\text{dB}) = -0.73 \quad \text{f from 0.01 GHz to 0.25 GHz} \]

\[ SDD21(\text{dB}) = (-0.108 - 0.845 \times \sqrt{f} - 0.802 \times f) \quad \text{f from 0.25 GHz to 7 GHz} \]

\[ SDD21(\text{dB}) = 20 - 4 \times f \quad \text{f from 7 GHz to 8 GHz} \]

\[ SDD21(\text{dB}) \geq -16 \quad \text{f from 8 GHz to 11.1 GHz} \]

where $f$ is the frequency in GHz.
The SFI channel maximum transfer is given by:

\[ SDD_{21}(dB) = 0 \quad \text{f from 0.25 GHz to 1.0 GHz} \]

\[ SDD_{21}(dB) = 0.5 \times (1 - f) \quad \text{f from 1 GHz to 7 GHz} \]

\[ SDD_{21}(dB) = -3 \quad \text{f from 7 GHz to 11.1 GHz} \]

where \( f \) is the frequency in GHz.

**A.3 SFI Channel Return Loss Recommendations**

The reflection coefficients, \( SDD_{11} \) and \( SDD_{22} \), of the SFI channel are recommended to meet the following equations:

\[ SDD_{xx}(dB) \leq -14.5 \quad \text{f from 0.01 to 5 GHz} \]

\[ SDD_{xx}(dB) \leq -23.25 + 8.75 \times \left(\frac{f}{5}\right) \quad \text{f from 5 to 11.1 GHz} \]

where \( f \) is the frequency in GHz and \( SDD_{xx} \) is either \( SDD_{11} \) or \( SDD_{22} \).

**A.4 SFI Channel Ripple Recommendations**

SFI channel ripple is defined as the difference between the measured insertion response \( (SDD_{21m}) \) and the fitted transfer response \( (SDD_{21f}) \), all in dB magnitude:

\[ \text{Ripple}(dB) = SDD_{21m} - SDD_{21f} \]

The channel ripple magnitude should conform to the equation:

\[ |\text{Ripple}(dB)| \leq 0.15 + 0.1 \times f \]

where the variable \( f \) (frequency) is in GHz. The above equation must be satisfied over the frequency range of 0.25 GHz to 5.5 GHz.
SDD21_m is the measured channel differential transfer response. SDD21_f is the fitted channel differential transfer response and is given by

\[ SDD21_f = [-a - b \times \sqrt{f} - c \times f] \]

Where a, b, and c are determined by the least squares fit over the frequency range of 250 MHz to 5.5 GHz as defined below. Frequency steps should be of equal size and not greater than 50 MHz.

Measured data will provide a frequency vector, \( f \), and gain vector, \( G \) defined by

\[ G = 20 \times \log_{10}(|SDD21|) \]

Create an input vector array called X from frequency variable \( f \)

\[
X = \begin{bmatrix}
1 & \sqrt{f_0} & f_0 \\
1 & \sqrt{f_1} & f_1 \\
& \ddots & \ddots \\
1 & \sqrt{f_n} & f_n
\end{bmatrix}
\]

Next calculate the coefficient vector using matrix math

\[ C = [X^T \times X]^{-1} X^T \times G \]

Where the calculated coefficient values are given by

- a = -C(1)
- b = -C(2)
- c = -C(3).
APPENDIX B SFI ASIC/SERDES SPECIFICATION (INFORMATIVE)

B.1 INTRODUCTION

SFI ASIC/SerDes specifications are informative. SFI ASIC/SerDes Transmitter specifications at reference point A are given in B.2. SFI ASIC/SerDes Receiver specifications at reference point D are given in B.3. ASIC/SerDes meeting the specifications in this appendix when used with the recommended channel of Appendix A are expected to meet the host specifications at B 3.5.1 and C 3.5.2, however any implementation that meets those host specifications is a compliant SFP+ implementation, independent of whether the ASIC/SerDes and/or channel meet the specifications in Appendix A and this appendix. This allows flexibility between channel and SerDes performances and costs.

B.2 SFI ASIC/SERDES TRANSMITTER OUTPUT SPECIFICATIONS AT A (INFORMATIVE)

The driver is based on low voltage high speed driver logic with a nominal differential impedance of 100 Ω. The SFI transmitter electrical specifications at reference point A are given in Table 26. The source must provide both differential and common mode termination for quality signal termination and low EMI.

Pre-compensation such as de-emphasis may be required to mitigate data dependent jitter at compliance point B.

All parameters at A are measured with the ASIC/SerDes Test Board as shown in C.1.3.

Jitter specifications at A are not provided, the host transmitter in conjunction with the host SFP+ channel must deliver jitter specifications as given by reference point B, Table 12.

B.3 SFI ASIC/SERDES RECEIVER INPUT SPECIFICATIONS AT D (INFORMATIVE)

SFI ASIC/SerDes receiver electrical specifications are given in Table 27 and measured at reference point D. All specifications at D are measured with the SerDes on a ASIC/SerDes Test Board C.1.3. The nominal receiver input impedance is 100 Ω differential. The load must provide differential termination and avoid significant differential to common mode conversion for high quality signal termination and low EMI.

The necessary jitter performance at D is to be determined by the implementer based on the specifications at C.
### Table 26 ASIC/SerDes Transmitter Output Electrical Specifications at A

<table>
<thead>
<tr>
<th>Parameter - A</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Differential Output Voltage</td>
<td>V_{diff}</td>
<td>see 1</td>
<td></td>
<td></td>
<td></td>
<td>mV (p-p)</td>
</tr>
<tr>
<td>Termination Mismatch at 1 MHz</td>
<td>ΔZ_m</td>
<td>See D.16</td>
<td>5</td>
<td></td>
<td></td>
<td>%</td>
</tr>
<tr>
<td>Single Ended Output Voltage Range</td>
<td></td>
<td>-0.3</td>
<td>4.0</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>Output Rise and Fall time (20% to 80%)</td>
<td>Tr,Tr</td>
<td>See D.6</td>
<td>24</td>
<td></td>
<td></td>
<td>ps</td>
</tr>
<tr>
<td>Output AC Common Mode Voltage</td>
<td></td>
<td>See D.15</td>
<td></td>
<td>12</td>
<td></td>
<td>mV (RMS)</td>
</tr>
<tr>
<td>Differential Output S-parameter</td>
<td>SDD22</td>
<td>0.01 to 2.8 GHz</td>
<td>-12</td>
<td></td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>Common Mode Output S-parameter</td>
<td>SCC22</td>
<td>0.01 to 4.74 GHz</td>
<td>-9</td>
<td></td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4.74 to 11.1 GHz</td>
<td></td>
<td>see 5</td>
<td></td>
<td>dB</td>
</tr>
</tbody>
</table>

1. Host ASIC output must be set in combination of host channel to meet Y1 and Y2 levels of Table 12.
2. Reference differential impedance is 100 Ω.
3. Differential Output S-parameter is given by equation SDD22(dB)= -8.15 + 13.33 log10(f/5.5), with f in GHz.
4. Reference common mode impedance is 25 Ω.
5. Common mode output S-parameter is given by equation SCC22(dB)= -8.15 + 13.33 log10(f/5.5), with f in GHz.

### Table 27 ASIC/SerDes Receiver Electrical Input Specifications at D

<table>
<thead>
<tr>
<th>Parameter - D</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Differential Input Voltage Swing Supporting Limiting Module</td>
<td>V_{diff}</td>
<td>see 1</td>
<td>850</td>
<td></td>
<td></td>
<td>mV (p-p)</td>
</tr>
<tr>
<td>Differential Input Voltage Modulation Amplitude Supporting Linear Module</td>
<td>VMA</td>
<td>See 1, 5, D.7</td>
<td>600</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>AC Common Mode Voltage Tolerance</td>
<td></td>
<td>see D.15.3</td>
<td></td>
<td>15</td>
<td></td>
<td>mV (RMS)</td>
</tr>
<tr>
<td>Differential Input S-parameter</td>
<td>SDD11</td>
<td>0.01 to 2.8 GHz</td>
<td>-12</td>
<td></td>
<td></td>
<td>dB</td>
</tr>
<tr>
<td>Differential to Common Mode Input Conversion S-parameter</td>
<td>SCD11</td>
<td>0.01 to 11.1 GHz</td>
<td>-15</td>
<td></td>
<td></td>
<td>dB</td>
</tr>
</tbody>
</table>

1. Maximum value represents maximum input level to be tolerated by receiver.
2. Reference differential impedance is 100 Ω.
3. Response is given by equation SDD11(dB)= -8.15 + 13.33 log10(f/5.5), with f in GHz.
4. The test set common mode reference impedance is 25 Ω.
5. Peak levels may exceed VMA due to overshoot of the far end transmitter.
In order to provide test results that are reproducible and easily measured, this document defines 3 test boards that have SMA interfaces for easy connection to test equipment. One reference board is designed for testing the ASIC/SerDes, one reference board (HCB) for testing the host, and another reference board (MCB) for testing the module. All host, module and ASIC/SerDes specifications and recommendations in this document, and the specifications for the mated pair of compliance boards, are defined at the SMA interfaces. This appendix describes these test cards in detail. The reference test boards' objectives are:

- Satisfy the need for interoperability at the electrical level.
- Allow for independent validation of ASIC/SerDes, host, and module.
- The PCB traces are targeted at 100 $\Omega$ differential impedance with nominal 7% differential coupling.

Testing compliance to specifications in a high-speed system is delicate and requires thorough consideration. Using common test boards that allow predictable, repeatable and consistent results among vendors will help to ensure consistency and true compliance in the testing.

**C.1 Compliance Boards**

The Host Compliance Board, the Module Compliance Board, and the ASIC test board are made with defined losses of PCB trace with specific high performance properties. Compliance boards are intended to ease building practical test boards with non-zero loss. SFI specifications incorporate the effect of non-zero loss reference test boards which improve the return loss and slightly slows down edges.

Measurements made using non-compliant test boards are invalid and no valid conclusions can be drawn from the results.

**C.1.1 Host Compliance Board Transfer Characteristics**

SDD21 is defined from the SFF-8083 mating pads, excluding these mating pads, to the mating interface of the SMA connector. The Host Compliance Board is a passive test board and SDD21 and SDD12 should be identical. The recommended response of the Host Compliance Board PCB excluding the SFF-8083 connector is given by.

$$SDD21\, (dB) = (-0.01 - 0.25 \times \sqrt{f} - 0.0916 \times f)$$ from 0.01 to 15 GHz
where $f$ is the frequency in GHz. From 10 MHz to 11.1 GHz the discrepancy between the measured transfer response and the specified SDD21(dB) shall be $\leq \pm 15\%$ of the transfer response in dB or $\pm 0.1$ dB, whichever is larger. For frequencies $> 11.1$ GHz and up to 15 GHz the discrepancy between measured transfer response and the specified SDD21(dB) shall be less than $\pm 25\%$ transfer response in dB.

The channel transfer characteristic is shown approximately in Figure 34.

![SDD21 vs Frequency Graph](image)

**Figure 34** Approximate Response of Host Compliance Board

SFF-8083 connector response is defined by SFF-8083.

**C.1.2 Module Compliance Board Transfer Characteristics**

SDD21 is defined from the SFF-8083 connector, excluding its solder pads, to the mating interface of the SMA connector. The Host Compliance Board is a passive test board and SDD21 and SDD12 should be identical. The recommended response of the Module Compliance Board PCB excluding the SFF-8083 connector is given by:

$$SDD21\,(dB) = (-0.00045 - 0.1135 \times \sqrt{f} - 0.04161 \times f)$$

from 0.01 to 15 GHz

where $f$ is the frequency in GHz. Over the range of frequencies specified (10 MHz to 11.1 GHz) any discrepancy between measured transfer response and the specified SDD21(dB) shall be $\leq \pm 15\%$ of the transfer response in dB or $\pm 0.1$ dB, whichever is larger. For frequencies $> 11.1$ GHz and up to 15 GHz the
discrepancy between measured transfer response and the specified SDD21(dB) shall be less than ±25% of the transfer response in dB.

The channel transfer response is shown approximately in Figure 35.

![Figure 35 Approximate Transfer Response of Module Compliance Board](image)

SFP+ connector response is defined by SFF-8083.

**C.1.3 ASIC/SerDes Test Board Transfer Characteristics**

The recommended response of the ASIC/SerDes test board PCB is the same as for the Module Compliance Board (see C.1.2).
C.2 HOST COMPLIANCE BOARD

The Host Compliance Board allows predictable, repeatable and consistent results among Host vendors and will help to ensure consistency and true compliance in the testing of Hosts. Host Compliance Boards are provided by Spirent Communication.

C.2.1 HOST COMPLIANCE BOARD MATERIAL AND LAYER STACK-UP

Host Compliance Board stack-up shown in Figure 36 is on six metal layers Rogers RO4350B© / FR4-6 material. The board is compliant with requirements of SFF-8432 and SFF-8083. SFI signals are routed on signal layer 1, low speed signals and controls are routed on signal layer 6.

<table>
<thead>
<tr>
<th>Layer</th>
<th>Material</th>
<th>Thickness</th>
<th>Copper Plating</th>
<th>Nickel Plating</th>
<th>Gold Plating</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Top Layer</td>
<td>Signal</td>
<td>17 μm/0.5 oz Copper plated to 1 oz min + 1.25 μm Nickel + 2.5 μm Gold</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2. Layer</td>
<td>Vee</td>
<td>0.14 mm / 5.5 mils FR4-6</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3. Layer</td>
<td>Signal 1</td>
<td>0.178 mm / 7 mils FR4-6</td>
<td>17 μm/0.5 oz Copper</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4. Layer</td>
<td>Signal 2</td>
<td>0.14 mm / 5.5 mils FR4-6</td>
<td>17 μm/0.5 oz Copper</td>
<td></td>
<td></td>
</tr>
<tr>
<td>5. Layer</td>
<td>Power</td>
<td>0.168 mm / 6.6 mils Rogers RO4350B</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6. Bottom Layer</td>
<td>Signal</td>
<td>17 μm/0.5 oz Copper plated to 1 oz min + 1.25 μm Nickel + 0.25 μm Gold</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 36 Host Compliance Board stack-up
C.2.2 Host Compliance Board Partlist

The Host Compliance Board part list is given below.

**Table 28 Host Compliance Board Part List**

<table>
<thead>
<tr>
<th>Qty</th>
<th>RefDes</th>
<th>Value</th>
<th>Description</th>
<th>Example Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>C5, C6</td>
<td>0.1 uF</td>
<td>Ceramic Capacitor</td>
<td>10% X7R 10V 0402 SMT LFR</td>
</tr>
<tr>
<td>3</td>
<td>D1, D2, D3</td>
<td>GREEN</td>
<td>LED Single Green</td>
<td>120 DEG 0603 SMT LFR</td>
</tr>
<tr>
<td>2</td>
<td>D4, D5</td>
<td>Blue</td>
<td>LED Single Blue</td>
<td>120 DEG 0603 SMT LFR</td>
</tr>
<tr>
<td>1</td>
<td>J1</td>
<td>Conn3</td>
<td>Connector Header 3 Pins Straight</td>
<td>Tyco PN#3-644695-3</td>
</tr>
<tr>
<td>4</td>
<td>J2, J3, J4, J5</td>
<td>EDGE SMA</td>
<td>SMA Connector Jack R/A</td>
<td>Rosenberger PN# 32K243-40ME3</td>
</tr>
<tr>
<td>1</td>
<td>J6</td>
<td>CONN1X3P</td>
<td>Connector Header 3 Pins 100 mil Pitch</td>
<td>Molex PN# 22-23-203</td>
</tr>
<tr>
<td>5</td>
<td>R1, R2, R3, R4, R5</td>
<td>1.0 kΩ</td>
<td>Resistor</td>
<td>RES 1.00K 1% 1/10W 0603 SMT LFR</td>
</tr>
<tr>
<td>1</td>
<td>SW1</td>
<td>SPST</td>
<td>SW 4 Position Dip Switch SMT</td>
<td>ITT Cannon PN# TDA04H05B1</td>
</tr>
</tbody>
</table>

Note: Table 28 does not use all in-sequence part numbers.

C.2.3 HCB Gerber Files

The Gerber file for the Host Compliance Board is available in SFF-8434.

C.2.4 Schematic of Host Compliance Board

The schematic of Host Compliance Board is shown in Figure 37.

Mod-DEF0 in the schematic is Mod_ABS as defined by Table 3 and A50/A51 in the schematic are RS0/RS1 as defined by Table 3.
Figure 37 Schematic of the Host Compliance Board
C.3 MODULE COMPLIANCE BOARD

The Module Compliance Board allows predictable, repeatable and consistent results among module vendors and will help to ensure consistency and true compliance in the testing of modules. Module Compliance Boards are provided by Broadcom Corporation.

The solder pads for the high speed traces in the Module Compliance Board are 1.1x0.4 mm to improve high frequency performance instead of 2.0x0.5 mm as defined in the SFF-8083 for improved manufacturability. For detailed geometry, see the Gerber files in C.3.4.

C.3.1 MODULE COMPLIANCE BOARD MATERIAL AND LAYER STACK-UP

Module Compliance Board stack-up shown in Figure 38 is based on a laminate of Rogers RO4350B/FR4-6 with ten metal layers. SFI signals are routed on signal layer 1, low speed signals and controls are routed on signal layers 8 and 10.

<table>
<thead>
<tr>
<th>Layer</th>
<th>Material/Thickness</th>
<th>Copper</th>
<th>Nickel</th>
<th>Gold</th>
</tr>
</thead>
<tbody>
<tr>
<td>1. Top Layer</td>
<td>17 μm/0.5 oz Copper + 1.25 μm Nickel + 2.5 μm Gold</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0.168 mm / 6.6 mils Rogers RO4350B</td>
<td>17 μm/0.5 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2. Layer</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0.382 mm / 15 mils FR4-6</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3. Layer</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0.076 mm / 3 mils FR4-6</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4. Layer</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0.076 mm / 3 mils FR4-6</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5. Layer</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0.076 mm / 3 mils FR4-6</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6. Layer</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0.076 mm / 3 mils FR4-6</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7. Layer</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0.076 mm / 3 mils FR4-6</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8. Layer</td>
<td>34 μm/1 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0.382 mm / 15 mils FR4-6</td>
<td>17 μm/0.5 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>9. Layer</td>
<td>17 μm/0.5 oz Copper</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>0.168 mm / 6.6 mils Rogers RO4350B</td>
<td>17 μm Cu / 0.5 oz Copper + 1.25 μm Nickel + 0.25 μm Gold</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10. Bottom Layer</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
C.3.2 SCHEMATIC OF MODULE COMPLIANCE BOARD

Schematic of Module Compliance Board is shown in Figure 39.

Mod-DEF0 in the schematic is Mod_ABS as defined by Table 3 and AS0/AS1 in the schematic are RS0/RS1 as defined by Table 3.
Figure 39  Schematic of The Module Compliance Board
C.3.3 MODULE COMPLIANCE BOARD PARTLIST

Component part list for the Module Compliance Board is given below.

Table 29 Module Compliance Board Part List

<table>
<thead>
<tr>
<th>Qty</th>
<th>RefDes</th>
<th>Value</th>
<th>Description</th>
<th>Example Part Numbers</th>
</tr>
</thead>
<tbody>
<tr>
<td>6</td>
<td>C2, C4, C6, C8, C12, C14</td>
<td>0.1uF</td>
<td>Ceramic Capacitors</td>
<td>Murata/GRM188R71C104MA01D</td>
</tr>
<tr>
<td>4</td>
<td>C5, C7, C11, C13</td>
<td>22 uF</td>
<td>Ceramic Capacitors</td>
<td>Murata/GRM21BR60J226ME39K</td>
</tr>
<tr>
<td>4</td>
<td>D1, D2, D4, D5</td>
<td>RED</td>
<td>LED</td>
<td>Panasonic/LNJ208R8ARA</td>
</tr>
<tr>
<td>12</td>
<td>J_COUP_2, J2, J_COUP_4, J4, J5,J6, J_COUP_9, J_COUP_11, J12, J14,J_COUP_1, J_COUP_3, J_COUP_10, J11, J_COUP_12, J13</td>
<td>SMA</td>
<td>SMA Connector R/A</td>
<td>Huber&amp;Suhner/92_SK-U50-0-3/199_NE</td>
</tr>
<tr>
<td>2</td>
<td>J3, J7</td>
<td>Con_10x2</td>
<td>SFF-8083 Connector</td>
<td>Tyco 1888247 or Molex 74441</td>
</tr>
<tr>
<td>2</td>
<td>J20, J21</td>
<td>Terminal Block</td>
<td>Terminal Bloc</td>
<td>On-Shell-Tech/EDZ5002DS</td>
</tr>
<tr>
<td>3</td>
<td>J26, J27, J28</td>
<td>S-M-.100-1X3</td>
<td>PCB Header</td>
<td>Molex/22-10-2031</td>
</tr>
<tr>
<td>4</td>
<td>L1, L2, L3, L4</td>
<td>4.7 uH</td>
<td>Inductor</td>
<td>Toko/A914BYW-4R7M</td>
</tr>
<tr>
<td>4</td>
<td>R1, R3, R12, R14</td>
<td>130 Ω</td>
<td>Resistors</td>
<td>Walsin/WR06X131JTL</td>
</tr>
<tr>
<td>10</td>
<td>R4, R5, R6, R7, R9, R10, R11, R13, R15, R19</td>
<td>4.7 kΩ</td>
<td>Resistors</td>
<td>Walsin/WR06X472JTL</td>
</tr>
<tr>
<td>1</td>
<td>SW1</td>
<td>DIP-SWITCH-2</td>
<td>DipSwitch</td>
<td>CT2062-ND</td>
</tr>
<tr>
<td>1</td>
<td>SW2</td>
<td>sw_pb_ck-k</td>
<td>Toggle Switch</td>
<td>C&amp;K/ET01MD1AVBE</td>
</tr>
<tr>
<td>1</td>
<td>U1</td>
<td>74AC04</td>
<td>Inverter</td>
<td>Fairchild/530438-00</td>
</tr>
<tr>
<td>2</td>
<td>Z5, Z6</td>
<td>SFP_CAGE</td>
<td>SFP Cage</td>
<td>Tyco 1489962-1</td>
</tr>
</tbody>
</table>

Note: Table 29 does not use all in-sequence part numbers.

C.3.4 MCB GERBER FILES

The Gerber file for the Module Compliance Board is available in SFF-8434.
C.4 Specifications for Mated Host and Module Compliance Boards

Based on measurements of the Module Compliance Board (MCB) mated with the Host Compliance Board (HCB) the following specifications have been derived for the mated pair. Compliance to these limits help ensure the module and host specifications can be met.

S-parameters are defined based on two ports mixed mode differential definition [see INF-8077i Appendix C], see Figure 40. All single port measurements are listed on the figure.

![Figure 40 Measurements Port Definition](image)

The maximum values of SDD11 or SDD22 looking into the Module Compliance Board and Host Compliance Board are illustrated in Figure 41.
The maximum values of SDD11 or SDD22 looking into the Module Compliance Board are given by the following equations:

\[
SDDxx(dB) \leq -20 + 2.75 \times f \quad \text{f in GHz from 0.01 to 2}
\]

\[
SDDxx(dB) \leq -14.5 \quad \text{f in GHz from 2 to 5}
\]

\[
SDDxx(dB) \leq -23.25 + 8.75 \times \left(\frac{f}{5}\right) \quad \text{f in GHz from 5 to 11.1}
\]
The maximum values of SDD11 or SDD22 looking into the Host Compliance Board are given by the following equations:

\[ SDD_{xx}(dB) \leq -20 + 2 \times f \quad \text{f in GHz from 0.01 to 2.5} \]

\[ SDD_{xx}(dB) \leq -15 \quad \text{f in GHz from 2.5 to 5} \]

\[ SDD_{xx}(dB) \leq -13.8 + 28.85 \times \log_{10}\left(\frac{f}{5.5}\right) \quad \text{f in GHz from 5 to 11.1} \]

The maximum and the minimum values of SDD21 or SDD12 looking into either the Module Compliance Board or Host Compliance Board are illustrated in Figure 42 and given by the equations below.

\[ SDD_{xx}(dB) \leq (-0.012 - 0.694 \times \sqrt{f} - 0.127 \times f) \quad \text{f in GHz from 0.01 to 5.5} \]

\[ SDD_{xx}(dB) \leq 0.75 - 0.65 \times f \quad \text{f in GHz from 5.5 to 11.1} \]

\[ SDD_{xx}(dB) \leq 0.0915 - 0.549 \times \sqrt{f} - 0.101 \times f \quad \text{f in GHz from 0.01 to 11.1} \]
The maximum values of SCC11 or SCC22 looking into either the Module Compliance Board or Host Compliance Board are illustrated in Figure 43.

![Figure 43 Maximum Common Mode Response of mated MCB and HCB](image)

The SCC11 and SCC22 are also given by the following equations:

\[
SCCxx\,(dB) \leq - 12 + 2.8 \times f \quad f \text{ in GHz from 0.01 to 2.5}
\]

\[
SCCxx\,(dB) \leq - 5.2 + 0.08 \times f \quad f \text{ in GHz from 2.5 to 15.}
\]
The maximum values of Differential to Common Mode Response SCD21 and SCD12 looking into either the Module Compliance Board or Host Compliance Board are illustrated in Figure 44.

![Figure 44 Maximum Differential to Common Mode Response of mated MCB and HCB](image)

Mated response SCD21 and SCD12 of the mated Module and Host Compliance Board are given by:

\[
SCDxx(dB) \leq -30 + 2.91 \times f \quad \text{for } f \text{ in GHz from 0.01 to 5.5}
\]

\[
SCDxx(dB) \leq -14 \quad \text{for } f \text{ in GHz from 5.5 to 15.}
\]

When MCB Port 1 of the mated Module Compliance Board and Host Compliance Board is excited by the crosstalk source defined in Table 12, the RMS differential NEXT voltage at MCB Port 2 shall be less than 1 mV when measured in a 12 GHz bandwidth. The differential NEXT voltage from HCB Port 1 to HCB Port 2 is expected to be about the same. Compliance boards meeting this response are expected to pass the integrated NEXT requirement, however it is also expected that the curve can be exceeded due to frequency resonances while still passing the integrated NEXT requirement. The frequency domain curve shown in Figure 45 shows a recommended response which is described in the equations following the figure. Compliance boards meeting this NEXT response are expected to pass the NEXT voltage requirement, however it is
also expected that the curve can be exceeded due to frequency resonances while still passing the NEXT voltage requirement.

Figure 45  Maximum Differential NEXT Response of mated MCB and HCB

The recommended NEXT response is also given by the following equations:

\[ \text{NEXT} (dB) \leq -50 \quad f \text{ in GHz from 0.01 to 4} \]

\[ \text{NEXT} (dB) \leq -70 + 5 \times f \quad f \text{ in GHz from 4 to 8} \]

\[ \text{NEXT} (dB) \leq -30 \quad f \text{ in GHz from 8 to 15}. \]
APPENDIX D TEST METHODOLOGY AND MEASUREMENT (NORMATIVE)

D.1 INTRODUCTION

This appendix defines metrics for SFP+ high-speed and power electrical interfaces and provides practical guidance for test implementation. Each parameter is defined in terms of a measurement procedure. The instruments for measurement are assumed to be ideal: accurate, precise, with infinite or defined bandwidth, zero or defined noise and so on. In practice, the necessary level of instrument performance and the approach to calibration and margining must be considered. Some guidance is given in the following sections.

All measurements are made differentially, with the exception of AC Common Mode Generation Test D.15.2, Common Mode Tolerance Test D.15.3, Termination Mismatch D.16, Module Power Supply Tolerance Filtering D.17, and Power Supply Noise Testing Methodology D.17.

Accurate calibration of test equipment is assumed for all measurements. To avoid pessimistic WDP and jitter results, the scope may require correction for time base linearity errors.

D.1.1 TEST PATTERNS

Test patterns used in this specification include the 8+8 square wave, PRBS9, IEEE 802.3 test patterns1, 2 and 3, and any valid 64B/66B signal. PRBS9 is defined in IEEE Std 802.3, 68.6.1 and a file for the sequence can be found at http://ieee802.0.org/3/aq/public/tools/TWDP/prbs9_950.txt. Test patterns 1, 2 and 3 are defined in IEEE Std 802.3, 52.9.1.1. Test pattern 3 is PRBS31 as defined by ITU-T or in IEEE Std 802.3, 49.2.8.

D.2 EYE MASK COMPLIANCE

This section defines what is meant by eye mask compliance and gives guidance for its determination. Mask templates and coordinates are given in subclauses in 3.5 SFP+ Host System Specifications and 3.6 SFP+ Module Specifications.

- The pattern(s) for eye mask testing is according to the relevant standard(s) listed in Table 1.
• The output being tested should comply over the range of operating conditions while the opposing direction bit stream, operates with the target crosstalk rise and fall and amplitude given in Table 12, Table 14, Table 17, and Table 18. The opposing direction bit stream (than the one being tested) shall be asynchronous PRBS31 or valid 64B/66B bit stream.

Testing may include guard banding, extrapolation, or other methods, but must ensure that mask violations do not occur at a rate exceeding the hit ratio limit given in the appropriate table.

• An AC coupling 3 dB corner frequency of 20 kHz is expected to be adequate to eliminate baseline wander effects, however high frequency performance is critical and must not be sacrificed by the AC coupling.

• All loads are specified at 100 Ω differential.

• 0.0 UI and 1.0 UI on the time axis are defined by the eye crossing means at the average value (zero volts if AC coupled) of the signal. The average value might not be at the jitter waist.

A clock recovery unit (CRU) is used to trigger the scope for mask measurements as shown in Figure 46. The reference CRU has a high frequency corner bandwidth of 4 MHz and a slope of -20 dB/decade with peaking of 0.1 dB or less.

![Figure 46](image)

**Figure 46** Eye mask measurement setup - block diagram.

**D.2.1 Example Calculations for 5 × 10⁻⁵ Hit Ratio**

If an oscilloscope records 1350 samples/screen, and the time-base is set to 0.2 UI per division with 10 divisions across the screen, and the measurement is continued for 200 waveforms, then a transmitter with repeated measurement averaging to less than 6.75 hits is compliant. i.e.,

$$\text{Hit Ratio} = \frac{5 \times 10^{-5} \times 1350}{0.2 \times 10} = 6.75$$

Likewise, if a measurement is continued for 1000 waveforms, then repeated measurement averaging to less than 33.75 hits is compliant. An extended measurement is expected to give a more repeatable result, whereas a single reading of 6 hits in 200 waveforms would not give a statistically significant pass or fail.
D.3 DATA DEPENDENT JITTER (DDJ) AND PULSE WIDTH SHRINKAGE (DDPWS)

A high-resolution oscilloscope, time interval analyzer, or other instrument with equivalent capability may be used to measure DDJ and DDPWS. A repeating PRBS9 pseudo-random test pattern, 511 bits long, is used. For electrical jitter measurements, the measurement bandwidth is 12 GHz. If the measurement bandwidth affects the result, it can be corrected for by post-processing. However, a bandwidth above 12 GHz is expected to have little effect on the results.

DCD and Pulse Width Shrinkage (DDPWS) are components of DDJ.

Establish a crossing level equal to the average value of the entire waveform being measured. Synchronize the instrument to the pattern repetition frequency and average the waveforms or the crossing times sufficiently to remove the effects of random jitter and noise in the system. The PRBS9 pattern has 128 positive-going transitions and 128 negative-going transitions. The mean time of each crossing is then compared to the expected time of the crossing, and a set of 256 timing variations is determined. DDJ is the range (max-min) of the timing variations. Keep track of the signs (early/late) of the variations. Note, it may be convenient to align the expected time of one of the crossings with the measured mean crossing.

The following Figure 47 illustrates the method. The vertical axis is in arbitrary units, and the horizontal axis is plotted in UI. The waveform is AC coupled to an average value of 0, therefore 0 is the appropriate crossing level. The rectangular waveform shows the ideal crossing times, and the other is the waveform with jitter that is being measured. Only 32 UI are shown (out of 511). The waveforms have been arbitrarily aligned with ($\Delta t_2 = 0$) at 14 UI.
DDJ is defined as

\[
DDJ = \max(\Delta t_1, \Delta t_2, \ldots \Delta t_n) - \min(\Delta t_1, \Delta t_2, \ldots \Delta t_n)
\]

Every edge, 1...n, in a complete repetition of the pattern is measured (n = 256 in a PRBS9 pattern).

DDPWS is determined as the difference between one symbol period and the minimum of all the differences between pairs of adjacent edges

\[
DDPWS = T - \min(t_{2\cdot t_1}, t_{3\cdot t_2}, \ldots t_{n+1\cdot t_n})
\]

where \(T\) is one symbol period. Note that the difference from the next edge in the repeating sequence, \(t_{n+1}\), is also considered.

### D.3.1 Duty Cycle Distortion (DCD)

DCD represents a deviation from the intended duty cycle. It is the difference between the mean position of all falling edges and the mean position of all rising edges with uncorrelated effects minimized through averaging. DCD is measured at the average value of the waveform.

### D.4 Uncorrelated Jitter (UJ)

UJ as defined by IEEE 802.3 CL 68 is a measure of any jitter that is un-correlated to the 64B/66B bit stream. The definition and test procedure for UJ are identical to those defined in IEEE 802.3 CL 68.6.8 with following considerations:

- The host transmitter shall comply while the host receiver is operating with asynchronous PRBS31 or valid 64B/66B signal and all other ports operating as in normal operation, including proper termination.
- The receive path input of the Host Compliance Board is connected to a pattern generator and calibrated through a Module Compliance Board. The amplitude and rise time are set to the target values stated in Table 12 at C’”.
- For the purposes of this document the procedures defined for optical testing also apply to electrical testing. Optical terms (such as power) and units, such as in Figure 68-9 in IEEE 802.3, can be converted to corresponding electrical terms (such as voltage) and units, etc.
- The 4th-order Bessel-Thomson response is to be used only for optical measurements of UJ. UJ in the electrical domain is defined in a bandwidth of 12 GHz, unless specified by the application standard.
- PRBS9 is suitable as a test sequence for all applications unless specified otherwise.
- The bandwidth of the CRU is defined in IEEE 802.3 clause 68.6.8 or in the relevant standard for the application.

D.5 99% JITTER (J2) AND TOTAL JITTER (TJ)

Jitter is a property of the timing of a signal’s edges. The time of occurrence of an edge is defined as when the signal crosses its average level (e.g., 0 V for A.C. coupled, ground terminated measurements). Jitter is defined using the CRU of section D.2. The test pattern for Total Jitter (TJ) and 99% Jitter (J2) testing shall be either PRBS31 or a valid 64B/66B signal. These metrics of jitter are measured without averaging.

J2 is the same as J, “all but 1% for jitter”, used in IEEE 802.3 Clause 52.9.9. It is defined as the time interval that includes all but $10^{-2}$ of the jitter distribution. If measured using an oscilloscope, it is the time interval from the 0.5th to the 99.5th percentile of the jitter distribution measured on the histogram.

TJ, as used in this document, is the Level 1 definition for TJ as described in the FC-MJSQ, where TJ is the crossing width, defined as the late time at which the BER is $10^{-12}$ minus the early time at which the BER is $10^{-12}$. This is one unit interval (UI), minus the “jitter eye opening” defined in FC-MJSQ. TJ can be expressed as:

- $TJ = T - t_1$

Where $t_1$ is the jitter eye opening at the CDF = $10^{-12}$, and $T$ is one symbol period.

The CDF is a cumulative distribution function of the timings of the edges with a maximum close to 0.5 because the transition density is close to 50%.

A measurement using the BERT bathtub method must be corrected for the instrument’s setup-and-hold time and noise. As PRBS31 is more demanding than a 64B/66B signal, a 10GBASE-R instance whose TJ is compliant using a 64B/66B signal is considered compliant even if it does not meet the required limit using PRBS31. A 10GBASE-W instance shall be compliant with PRBS31. It is not expected that the J2 value will differ between these patterns.

Both J2 and TJ are measured from side to side of the CDF, not from median to side of the CDF.
D.6 Rise and Fall Times

In this document, rise and fall times are defined as the time between the 20% and 80% times, or 80% and 20% times, respectively, of isolated edges. The normative test pattern is the OMA test pattern (eight ones, eight zeros). The 0% level and the 100% level are as defined by the xMA measurement procedure (see D.7 and IEEE Std 802.3, 68.6.2).

Alternatively, suitable edges exist in the PRBS9, within sequences of five zeros and four ones, and nine ones and five zeros, respectively. These are bits 10 to 18 and 1 to 14, respectively. In this case, the 0% level and the 100% level may be estimated as ZeroLevel and ZeroLevel + MeasuredxMA in the xWDP code (see Appendix G), or by the average signal within windows from -3 to -2 UI and from 2 to 3 UI relative to the edge. The PRBS9 methods are inaccurate for rise and fall times above 1.5 UI.

For electrical signals, the waveform is observed through a 12 GHz low pass filter response. For optical signals, the rise and fall times may be defined either without a filter response or through the standard 7.5 GHz Bessel-Thomson response; one or the other option is specified in each case.

NOTE -- The rise and fall definition in this document is not the same as the rise and fall times typically reported by an oscilloscope from an eye diagram derived from a mixed frequency signal such as PRBS or a 64B/66B signal, which takes all the edges into account.

D.7 Voltage Modulation Amplitude (VMA)

VMA is the difference between the nominal one and zero levels of an electrical signal. It is analogous to the OMA of an optical signal (see IEEE Std 802.3 52.9.5 and 68.6.2). VMA is defined with the square wave test pattern of eight ones and eight zeros defined in IEEE Std 802.3, 68.6.1 (this is a subset of the square waves allowed in IEEE 802.3, 52.9.5), or in the case of a non-802.3 application, a test pattern defined by the relevant standard.

It can be measured as follows:

- The signal under test is set to carry the square wave pattern and is observed, typically with an oscilloscope triggered to the pattern. The bandwidth of this measurement system is at least 3/T, where T is the period between transitions. For the square wave test pattern (0000000011111111) this gives approximately 4 GHz at 10.3125 GBd; the 12 GHz bandwidth defined for other electrical quantities is convenient. Electrical measurements of VMA do not require a 7.5 GHz Bessel-Thomson filter.
• The square wave being measured is divided into two equal time intervals, 8 UI long, aligned to the average time of both edges.
• The time of occurrence of an edge is defined as when the square-wave signal crosses its average level (0 V for A.C. coupled measurements).
• The average voltage level in the central 20% of each time interval is measured.
• The difference between the two levels (a positive voltage) is the VMA.
• An estimate of the OMA or VMA of a PRBS9 waveform is provided by the variable MeasuredxMA calculated by the algorithm in Appendix G.

An example square wave signal with eight zeros and eight ones with the two measurement windows is shown in Figure 48.

![Figure 48 Example xMA waveform showing xMA measurement windows](image)

**D.8 Relative Noise (RN)**

RN is a measure of reciprocal SNR for a signal. RN is given by:

\[
RN = \frac{2 \times \text{noise}(RMS)}{(xMA)}
\]
where for this document, xMA is OMA if an optical signal is being measured, or VMA if an electrical signal is being measured, and noise(RMS) is measured on the same optical signal or electrical signal, respectively.

Important parts of the measurement procedure for RN can be found in IEEE Std. 802.3 CL 68.6.7 (LRM). Some comments:

- For purposes of this document, the definitions and procedures generally apply to both optical and electrical signals. Optical terms (such as power) and units can be converted to corresponding electrical terms (such as voltage) and units.
- The test pattern defined for OMA in IEEE 802.3 Clause 68, or other standard relevant for the application, shall be used regardless if the RN measurement is being done on an optical or an electrical signal.
- The 4th-order Bessel-Thomson response is to be used only for optical measurements of RN. The bandwidth of the Bessel-Thomson response is called out in the relevant standard for the application. RN in the electrical domain is defined in a bandwidth of 12 GHz.
- Location of histograms are shown in Figure 68-4 in 802.3 Clause 68.
- Noises at both logic levels should be measured: logicONEnoise(rms) and logicZEROnoise(rms). Apply the rms technique according to the equation:

\[
\text{noise(RMS)} = \sqrt{\left(\text{logicONEnoise(RMS)}\right)^2 + \left(\text{logicZEROnoise(RMS)}\right)^2} / 2
\]

- The equation for RN is given above. A calculation of Q_{sq} is not required, nor is a calculation in units of dB/Hz, such as for transmitter RIN. If logicONEnoise(RMS) equals logicZEROnoise(RMS) then RN equals 1/Q_{sq}.

**D.9 WAVEFORM DISTORTION PENALTY (WDP)**

WDP is a waveshape metric for waveform filtering and/or nonlinear distortion. WDP uses the same procedure as defined for TWDP in IEEE 802.3 Clause 68.6.6 (LRM).

- For purposes of this document, the definitions and procedures generally apply to both optical and electrical signals. Optical terms (such as power) and units can be converted to corresponding electrical terms (such as voltage) and units, etc.
• WDP is not restricted to transmitter measurements (hence, the “T” is dropped).

• The 4th-order Bessel-Thomson response is to be used only for optical measurements of WDP, such as calibration of an optical receiver test system. The bandwidth of the Bessel-Thomson response is called out in the relevant standard for the application.

• The definition of electrical WDP assumes a measurement bandwidth of 12 GHz. A different measurement bandwidth can be corrected for by processing the captured waveform before the WDP calculation. However, a higher bandwidth is expected to have little effect on the result.

• PRBS9 is the normative test sequence for this specification.

• To improve measurement accuracy, uncorrelated jitter and noise should be reduced. For IEEE 802.3 CL 52, sinusoidal interference and sinusoidal jitter are turned off.

• Averaging should be used to further reduce instrumentation and measurement noise so their effect on the results are negligible.

• Specific code for calculating WDP is found in Appendix G.

D.10 Electrical compliance signal at B” for the SFP+ module transmitter

Figure 49 shows the test configuration for testing SFP+ transmitters. It applies to all SFP+ transmitter types.

The receive channel of the calibration setup is exercised by the upper crosstalk generator in Figure 47 to ensure that the crosstalk within the setup is acceptable. The crosstalk specifications of Table 17 are to be achieved through the mated host and module compliance boards and into appropriate test equipment.

The compliance signal at B” has deliberate ISI and sinusoidal jitter. It is calibrated through the Host Compliance Board to deliver the DDJ or DDPWS, UJ, and Y1 or Y2 specified in Table 17. The compliance signal is applied to the module under test in place of the Host Compliance Board, with receive side active, so that the transmitted signal can be assessed as specified by the supported transmission standard e.g. 10GBASE-SR, 10GBASE-LR or 10GBASE-LRM. There are four conditions in all: large and small signals, under-compensated and over-compensated. The opposing direction bit stream shall be asynchronous PRBS31 or valid 64B/66B bit stream.
The emphasis settings are adjusted to give the specified DDJ (over-compensated) and DDPWS (under-compensated) at B", in two test conditions. In the over-compensated condition the DDJ shall be equal to the target value in Table 17 while the DDPWS is between 0.045 UI and 0.055 UI. In the under-compensated condition DDPWS shall be equal to the target value in Table 17 while the DDJ is between 0.075 UI and 0.1 UI. The amplitude is adjusted so that an eye mask measurement shows that the compliance signal meets the specified Y1 or Y2 at a hit ratio of 5×10^-5. The sinusoidal jitter (SJ) is adjusted to give the specified UJ. Otherwise, the compliance signal is clean and low noise. There are no deliberate Gaussian or "random" impairments other than crosstalk.

The single ended reflection coefficients looking to the right of the HCB and the single ended reflection coefficients looking to the left of the MCB as shown in Figure 49, shall be according to:

\[ S_{xx}(dB) \leq 20 \quad f \text{ in GHz from 0.01 to 5.5} \]

\[ S_{xx}(dB) \leq -25.8 + 1.053 \times f \quad f \text{ in GHz from 5.5 to 15.} \]

The compliance signal complies to the mask in 3.6.1, and has margin to the dimensions given by X1, X2 (jitter margin). The large signal has margin to the dimension given by Y1 and approaches Y2 closely, while the small signal approaches Y1 closely and has margin to Y2.
The frequency of the SJ is significantly higher than the bandwidth of the clock recovery unit used to assess the signal transmitted by the module (specified as 4 MHz). Care should be taken that this frequency does not beat against the sampling frequency used to measure the averaged waveform in a TWDP measurement. It must not have a harmonic relationship to the pattern repetition frequency.

The patterns to be used for calibration are specified by the appropriate appendix, e.g. D.3. The patterns to be used with the module, both transmitted and received, are defined by the supported transmission standard. Other characteristics of the compliance signal are defined by the supported transmission standard.

Note that TJ is not intended to be near the maximum TJ allowed in Table 17, and apart from deliberate SJ, there should be much less UJ than the maximum allowed in Table 17. It is recommended that adequate averaging be used in TWDP, DDJ and DDPWS measurements to average the effect of the uncorrelated jitter. Table 30 lists the estimated parameter values for an ideal stressed signal generator.

### Table 30  Estimated parameter values for an ideal stressed signal generator

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Delay</td>
<td>1</td>
<td>UI</td>
</tr>
<tr>
<td>Filter bandwidth</td>
<td>For Further Study</td>
<td>GHz</td>
</tr>
<tr>
<td>VMA Min at B&quot;</td>
<td>For Further Study</td>
<td>mV</td>
</tr>
<tr>
<td>VMA Max at B&quot;</td>
<td>For Further Study</td>
<td>mV</td>
</tr>
<tr>
<td>Rise times at B&quot;</td>
<td>For Further Study</td>
<td>ps</td>
</tr>
</tbody>
</table>

**D.11 Test Method for a Host Receiver for a Limiting Module**

This clause provides guidance for jitter tolerance testing at the RX host compliance point C. Compliance is required with input jitter, vertical eye opening (Y1), and vertical peak level (Y2) as specified in Table 14. Compliance is defined at the error rate(s) set by the appropriate optical standard. There are two test conditions; once each for the sensitivity and overload vertical eye parameters conditions.

Further information on definitions and test methods for stressed-eye jitter tolerance are contained in the references (FC-MJSQ and OIF-CEI).
D.11.1 TEST EQUIPMENT & SETUP

A test source is used to continuously generate an appropriate test signal. The test signal shall be appropriately conditioned within the guidelines outlined in D.11.2 to exhibit the appropriate jitter stress.

An RF attenuator or other output amplitude control of the test source may be required to set the vertical eye opening of the stressed eye.

The test equipment measured at C looking into the low pass filter shall have better than 20 dB return loss up to 12 GHz.

The output return loss properties of the test system when measured at C” with the Module Compliance Board shall be 2 dB better than the specifications of Table 18 up to 8 GHz and 1 dB better up to 11 GHz.

It is required that the receiver under test include a mechanism to allow measurement of BER performance.

D.11.2 STRESSED-EYE JITTER CHARACTERISTICS

This section describes required test signal characteristics along with considerations and suggested approaches for test signal generation. The test signal is generated by the functions shown in Figure 50 or by equivalent means. Figure 51 illustrates how the jitter parameters in Table 14 map to the jitter components in the stressed-eye test signal.
The 0.05 UI SJ component of 99% Jitter (J2) is defined for frequencies much higher than the CDR bandwidth (e.g. ~ 20 MHz). At lower frequencies the CDR must track additional applied SJ as detailed in the relevant specifications.\(^1\)

\(^1\) See Figure 21 and IEEE 802.3 CL52.8.1.
The balance of the J2 is composed of a combination of the following forms of jitter: ISI, sinusoidal interference (SI), and random interference (RI) all passed through a limiting function.

The signal at C" shall have DDPWS as defined by Table 14. Magnitude of any DCD (see D.3.1) in the test shall not exceed 0.02 UI.

ISI jitter creation may be achieved by the ISI generator through the use of a low pass filter, length of FR4 trace, length of coax cable or other equivalent method. It is required that this signal be passed through a limiter function to ensure that the resulting jitter is not totally equalizable jitter. A suitable limiter function may be implemented using a discrete limiting amplifier followed by a low pass filter and an attenuator. The low pass filter emulates the bandwidth and/or slew rate of a practical limiter. The attenuator is used to set the output amplitude to minimum and maximum values allowed by the eye mask coordinates of Table 14.

A voltage stress is to be applied before the limiter. This stress is composed of a single tone sinusoidal interferer (SI) in the frequency range 100 MHz to 2 GHz and a broadband noise source (RI) with a minimum power spectrum of -3 dB at 6 GHz and minimum 7 crest factor. It is the intent that this combination of voltage stress and limiting function introduce pulse-shrinkage jitter behavior. However no more than 20% of the J2 is created by the sinusoidal interferer.

Jitter generation mechanisms for the pattern generator are typically based on phase modulation of the clock source, edge modulation of a variable delay line or a combination thereof.

Any approach that modulates or creates the appropriate levels and frequencies of the jitter components is acceptable.

**D.11.3 Calibration**

Calibration of the test signal is to be performed using the guidelines for test setup in D.11.1 and illustrated in Figure 50. The aim of the calibration is to achieve a test signal exhibiting jitter stress in accordance with Table 14.

The test signal should be calibrated differentially into standard instrumentation loads. If complementary single-ended signals are used they should be carefully matched in both amplitude and phase.

For improved visibility for calibration, it is imperative that all elements in the signal path (cables, DC blocks, etc.) have wide and flat frequency response as well as linear phase response throughout the spectrum of interest. Baseline wander and overshoot/undershoot should be minimized.
An AC coupling 3 dB corner frequency of 20 kHz is expected to be adequate to eliminate baseline wander effects, however high frequency performance is critical and must not be sacrificed by the AC coupling.

Jitter requirements are defined for a probability level of $1 \times 10^{-12}$. To calibrate the jitter, methods given in CEI 2.C Annex and MJSQ Chap 8 are recommended. Given random jitter and the nature of the long test patterns, low probability jitter events will likely be present. It is recommended for jitter calibration that a technique that can accurately measure low probability events should be used to avoid overly stressful test conditions.

It is recommended that the actual compliance test pattern be used during calibration. For jitter stress calibration it is permissible, however, to use any appropriate test pattern which still results in the creation of a compliance test pattern with the appropriate jitter stress.

**D.11.4 Calibration Procedure**

The vertical eye opening and peak level should be set approximately to the levels specified in Table 14.

With an applied calibration test pattern and no additional jitter stress applied; the intrinsic jitter of the test source due to intrinsic noise and finite bandwidth effects should be measured and calibrated. The 99% jitter ($J2$) shall be $<0.15$ UI and $TJ <0.25$ UI.

$SJ$ should be added until the $J2$ component of jitter increases by 0.05 UI above the measured reference level. This should be high frequency $SJ$ well above the CDR bandwidth. The $SJ$ frequency should be asynchronous to the characteristic frequency of the signal.

Next, additional high probability jitter as specified in D.11.2 should be added by the ISI generator until at least 80% of the $J2$ has been created. The frequency of any Sine interferer should be asynchronous to the characteristic frequency of the signal.

A compliant test signal exhibits data dependent pulse width shrinkage as specified in Table 14. Data dependent pulse width shrinkage is defined in D.3. This is measured with noise and clock-jitter sources turned off.

Once the required level of $J2$ has been achieved turn on the crosstalk source that should be set such that at the output of the Host Compliance Board the amplitude and the rise and fall times should be as given in Table 14. The crosstalk pattern should be PRBS31 or valid 64B/66B signal and should be asynchronous with the data. Then the RI (random interference) should be added until the required value of $TJ$ is achieved at a probability of $1 \times 10^{-12}$. 
If necessary the sine interferer should be readjusted to obtain the required level of J2 and if the sine interferer is changed then the random interferer should be readjusted to obtain the required level of TJ. Iterative adjustments of the sine interferer and random interferer should be made until the required values of both J2 and TJ are achieved.

If necessary, the vertical eye opening should be readjusted to required levels.

It should be verified that the vertical eye opening and peak level specification is met.

Care must be taken when characterizing the signal used to make receiver tolerance measurements. The intrinsic noise and jitter introduced by the calibration measurement equipment (e.g. filters, oscilloscope and BERT) must be accounted for and controlled. If equipment imperfections affect the results materially, corrections such as RSS deconvolution of Gaussian noise and jitter should be used.

### D.11.5 TEST PROCEDURE

Testing should be performed differentially through a Host Compliance Board (see C.2).

Using a test signal calibrated conforming to D.11.1 and calibrated as per D.11.4, operate the system with an appropriate compliance test pattern for the relevant application (10G Ethernet, 10GFC, or 10G Ethernet with FEC).

All signals and reference clocks that operate during normal operation shall be active during the test including the other host signal path in the duplex pair. The other signal path shall be asynchronous.

The opposing direction bit stream (than the one being tested) shall be asynchronous PRBS31 or valid 64B/66B signal.

The sinusoidal jitter is stepped across frequency and amplitude range according to Figure 21 while monitoring the BER. The BER shall remain < 1x10^-12.

### D.12 LIMITING MODULE RECEIVER COMPLIANCE TESTS

Compliance to the specifications at C Table 18 and Table 19 must be met over the range of input optical signals specified by standards supported e.g. IEEE 802.3 Clause 52 and calibration procedure defined in Clause 52.9.9.

This test includes the effects of crosstalk within the module and within the Module Compliance Board. The module transmit path is operational. The transmit path input of the Module Compliance Board is connected to a pattern generator and calibrated through a Host Compliance Board. The amplitude
and rise/fall times are given in Table 18. Testing for compliance at point C’ is done through a Module Compliance Board.

The pattern for the crosstalk source is PRBS31 or a valid 64B/66B sequence. The crosstalk source is asynchronous to the TP3 test source.

The minimum test conditions (vertical eye closure penalty, VECP[min] and stressed eye jitter, J[min]) for stressed receiver sensitivity defined in IEEE 802.3 clause 52 were chosen as sufficient to ensure compliant receivers. Consequently, test conditions more severe than the minimum requirements represent an overstress condition for which compensation is appropriate.

Compensation for overly stressful VECP is straightforward; the stressed receiver sensitivity (SRS) maximum can be adjusted one-for-one for any VECP overstress (or a small amount of under-stress).

\[
\text{SRS}_{\text{compensated, dBm}} = \text{SRS}_{\text{max, dBm}} + d\text{VECP}_{\text{overstress, dBm}},
\]

where \( d\text{VECP}_{\text{overstress}} = \text{VECP}_{\text{measured, dBm}} - \text{VECP}_{\text{min, dBm}} \).

Compensation for overly stressful jitter is less straightforward since definition permits compositions over a trade-off range of deterministic and random jitter. Further, there is no generally accepted practice for compensating deterministic jitter and the only recourse is re-calibrating the test source. Fortunately, most cases of overly stressful jitter are expected to be due to excessive random jitter.

Where the jitter composition is known or can be measured, any excess random jitter can be backed out of the measured result, or specifications in Table 19, Total Jitter and Eye Mask X1 coordinate, can be adjusted to accommodate the excess input signal.

D.13 Test Method for a Host Receiver with a Linear Module

A compliance setup for a host for use with a linear module receiver is shown in Figure 52. The host input at point C is tested for BER compliance with test signals that represent the worst case waveshape and noise properties expected from the output of a module during compliant operation.
D.13.1 Test Description and Procedure for Host Receiver for Linear Module

Compliance shall be achieved for each of the three TP3 pulse shapes defined for 10GBASE-LRM in IEEE 802.3 Clause 68.6.9 and for the one 10GBASE-LR stressed receiver conformance test signal defined in IEEE Std 802.3 Clause 52.9.9. Compliance shall be achieved over the range of VMA in Table 15. The TP3 tester block is the same test system as defined by the LRM or LR standard for testing the TP3 compliance point. LRM and LR are chosen because this combination of tests includes both high distortion with low noise, and low distortion with high noise. Testing with an SR equivalent input is not required as the noise and distortion are between those for LR and LRM.

The TP3 to electrical adapter as shown in Figure 52 converts the TP3 test signal(s) into electrical signal(s) with output VMA, noise (RN) and distortion (WDP) properties defined in Table 15.

The specifications given in Table 15 are as measured during calibration at C" through the Module Compliance Board.

The noise source, in conjunction with the other blocks, is intended to represent the additive noise properties of a worst-case linear module. The magnitude of the noise is calibrated such that the RN values at C" are consistent with Table 15. The spectrum of the noise source at the summing point is white with a 3 dB frequency of at least 10 GHz. The noise measured at C" represents the
noise of the module and the optical signal combined. The noise source crest factor should be at least 6.

The filter and gain blocks are intended to represent the deterministic dWDP and gain properties of a worst-case linear module. For the low WDP cases in Table 15, including LR, the filter has a bandwidth of 7.5 GHz. For the high WDP cases in Table 15, the frequency response of the filter is set such that the WDP value specified in Table 15 at C” for the split-symmetrical LRM stressor is achieved. This bandwidth is expected to be approximately 4.5 GHz. In all cases, the overall response of the adapter has a Bessel Thomson response.

The gain block and/or the input optical power level can be used to adjust VMA.

During calibration and host compliance testing, crosstalk source see Figure 52 shall be an asynchronous PRBS31 or 64B/66B signal.

Care must be taken to not induce greater than 0.02 UI of DCD at C”

A balun or other means provides a differential signal.

The test signal output shall be AC coupled. An AC coupling 3 dB corner frequency of 20 kHz is expected to be adequate to eliminate baseline wander effects, however high frequency performance is critical and must not be sacrificed by the AC coupling.

The output return loss properties of the test system when measured with Module Compliance Board shall be at least 2 dB better than the specifications of Table 18 up to 8GHz and 1 dB better up to 11GHz.

Any implementation of the measurement configuration may be used, provided that the resulting signal and noise match those defined in Table 15.

Under all specified test conditions, a BER of better than 1x10^{-12} shall be achieved. The transmitter of the port under test and all other ports operate in normal operation, including termination. The transmitter of the port being tested is terminated through the Host Compliance Board with a DC block and 50 Ω at each Tx SMA connector.

### D.13.2 Host Linear Tester Calibration

The output of the Host Compliance Board is plugged through the Module Compliance Board into laboratory equipment for calibration.

Calibration should be done with all tester elements in place, although some components may be shut down, such as jitter and noise, while other elements are being calibrated - see below. After calibration is completed, all components are set to their calibrated levels for testing.
RN of the host test system is adjusted via the magnitude of the adapter’s noise source. Calibration should use the RN measurement methods given in section D.8. RN values are given in Table 15 for each test condition. The crosstalk source must be calibrated to the requirements in Table 13 and running during calibration of RN. After calibration and during host compliance testing, the crosstalk calibration instrument can be removed and replaced with 50 Ohm terminations, although DC blocking must be maintained.

WDP of the host test system is set via the filter in the adapter. If the calibration is off by a small amount, the ISI generator in the TP3 tester can be adjusted to obtain the required values.

Although WDP is a characteristic of an electrical signal in this case, its units are in dBo to better align with WDPo out of a linear optical module, which is also given in dBo.

After calibration, the Host Compliance Board is plugged into the host receiver under test for compliance testing.

D.14 Linear Module Receiver Compliance Tests

Linear module receiver compliance tests ensure that noise generation, waveform filtering and other distortion due to the module are kept within acceptable bounds when tested with the optical input signals as specified in the standards supported by the module, e.g. IEEE 802.3 CL 52 and/or CL 68.

D.14.1 Linear Module Receiver Noise Compliance Test

The module receiver can be tested for noise compliance by measuring how much noise it passes and adds to an input test signal. Figure 53 is a block diagram of a test system that defines the module receiver noise test.

Figure 53  Linear Module Receiver Noise Test

TP3 Tester

O/E & BT4 Filter

RN

Oscilloscope

Module Compliance Board

Crosstalk Source
This test includes the effects of crosstalk within the module and the Module Compliance Board. The transmit path input of the Module Compliance Board is connected to a crosstalk source and calibrated through a Host Compliance Board. The crosstalk amplitude and rise/fall times are set to the values given in Table 18. The pattern for the crosstalk source is PRBS31 or a valid 64B/66B signal. The crosstalk source is asynchronous to the TP3 test source. After calibration, the Host Compliance Board is replaced with the module under test. The module transmit path is operational during compliance testing.

The TP3 tester should be set to the OMA/VMA pattern for this test as defined in D.7.

The waveform shaping stress of the TP3 tester is enabled. The sinusoidal jitter and/or sinusoidal interference of the TP3 tester should be disabled or set to very low magnitudes for this test.

\( R_{N_i} \) of the TP3 tester is set to the level specified by the Table 31.

The TP3 tester is connected into the module under test. The module is plugged into the Module Compliance Board, which in turn is connected to the oscilloscope. The relative noise of the module output signal, \( R_N \), is then measured. The relative noise measurement method is described in D.8.

Relative noise of the TP3 test signal \( R_{N_i} \) is characterized through a reference O/E converter and 4th-order Bessel Thomson filter and a digital oscilloscope. If the noise of the TP3 test source does not match the target value in Table 31, \( R_N \) can be corrected using the following equation:

\[
R_N = \sqrt{(R_{N_{measured}})^2 - 1.24 \times R_{N_i}(target) \times (R_{N_i} - R_{N_i}(target))}
\]

where \( R_{N_{measured}} \) includes the effect of actual TP3 tester noise at the module output, \( R_{N_i} \) is the actual TP3 tester noise, and \( R_{N_i}(target) \) is the target test noise given in Table 31 for the test conditions. The resulting noise result is to be compared against the compliance limit specified in Table 20. Compliance must be met over the range of optical power specified by the standards supported by the module.
For LRM, RN_i should be within 1 dBo of the appropriate value given in Table 31. For LR and SR, RN_i should be no more than 1 dBo greater than the appropriate value in Table 31; any lower value is allowable.

This procedure is described for an oscilloscope as the measuring instrument. However, noise generated by a practical scope can affect the result. The noise due to the scope is calibrated out of the result by subtracting the square of the scope’s noise from the noise of the RN measurement as appropriate, so as to obtain the relative noise associated with the signal under test. For electrical scope noise measurement, the scope inputs are terminated with 50 Ω termination. For optical scope noise measurement, the scope input should have zero light.

D.14.2 LINEAR MODULE RECEIVER DISTORTION PENALTY COMPLIANCE TEST

This section defines dWDP, a measure of waveform filtering and other distortion associated with the linear optical receiver. The block diagram dWDP test system that defines linear module receiver distortion test is shown in Figure 54.

<table>
<thead>
<tr>
<th>Application</th>
<th>RN_i (target)</th>
</tr>
</thead>
<tbody>
<tr>
<td>LRM pre-cursor</td>
<td>0.0219</td>
</tr>
<tr>
<td>LRM split-symmetrical</td>
<td>0.0269</td>
</tr>
<tr>
<td>LRM post-cursor</td>
<td>0.0213</td>
</tr>
<tr>
<td>LR</td>
<td>0.014</td>
</tr>
<tr>
<td>SR</td>
<td>0.020</td>
</tr>
</tbody>
</table>

Table 31 Target RN_i Values

For LRM, RN_i should be within 1 dBo of the appropriate value given in Table 31. For LR and SR, RN_i should be no more than 1 dBo greater than the appropriate value in Table 31; any lower value is allowable.

This procedure is described for an oscilloscope as the measuring instrument. However, noise generated by a practical scope can affect the result. The noise due to the scope is calibrated out of the result by subtracting the square of the scope’s noise from the noise of the RN measurement as appropriate, so as to obtain the relative noise associated with the signal under test. For electrical scope noise measurement, the scope inputs are terminated with 50 Ω termination. For optical scope noise measurement, the scope input should have zero light.

D.14.2 LINEAR MODULE RECEIVER DISTORTION PENALTY COMPLIANCE TEST

This section defines dWDP, a measure of waveform filtering and other distortion associated with the linear optical receiver. The block diagram dWDP test system that defines linear module receiver distortion test is shown in Figure 54.

Figure 54 Module receiver waveform penalty compliance test
• WDP<sub>i</sub> and WDP<sub>o</sub> in Figure 54 are measured using the WDP method defined in D9. WDP<sub>i</sub> of the TP3 test signal is first characterized through an O/E converter and 4th-order Bessel Thomson filter and a digital oscilloscope. For 10GBASE-LRM, this signal should represent the waveforms described in IEEE Std. 802.3 CL 68.6.9, and for 10GBASE-LR, this signal represents the waveform described in IEEE Std. 802.3 CL 52.9.9.

• The TP3 tester is removed from the O/E converter and connected into the module under test. The module in turn is plugged into a Module Compliance Board which in turn is connected to the oscilloscope. WDP<sub>o</sub> of the module output signal is then measured.

Although WDP<sub>o</sub> is based upon measurements of an electrical signal, its units for a linear optical module output are in dBo to allow a direct comparison with the optical input signal in the equation for dWDP below.

The distortion contributed by the module is determined by the following equation:

\[ dWDP = WDP_o - WDP_i \]

dWDP is to be compared against the compliance limit specified in Table 20. Each dWDP must comply for each specified TP3 condition. The TP3 tester is the same test system as defined by the relevant standard for testing the TP3 compliance point.

**D.14.3 LINEAR MODULE RECEIVER OUTPUT DIFFERENTIAL PEAK-PEAK VOLTAGE**

A compliant TP3 stress receiver tester for the relevant application (SR, LR, or LRM) is connected to the module receiver input. The OMA test pattern for the application should be used, and all stress impairments such as sine jitter, sine interference, ISI, and noise should be turned off. The rise/fall time should be 47 ps 20-80%. When observed through a 7.5 GHz reference O/E converter, the input waveform should have no overshoot or ripple.

The output of the module is measured with a Module Compliance Board connected into an oscilloscope. The measurement bandwidth is 12 GHz. A wider measurement bandwidth is expected to have only a minor effect on the result. If the measurement bandwidth affects the results, it can be corrected for by post processing. Averaging is used to eliminate noise from the measurement. The peak to peak swing of the differential signal is measured and compared against the limit in Table 20.
D.15 AC COMMON MODE VOLTAGE

The SFI transmitter and channel limit but do not eliminate AC common mode voltage generation. SFI receivers, both module and host, must operate fully with the maximum allowed input common mode voltage. Common mode voltage often gets generated due to the crossing points of the driver outputs (P and N) being shifted from 50%, impedance mismatch, mismatch of the PCB traces, or mode conversion.

D.15.1 DEFINITION OF AC COMMON MODE VOLTAGE

The common mode voltage at any time is the average of signal+ and signal− at that time. The RMS AC common mode voltage is calculated by applying the histogram function over one UI to the common mode signal. As AC common mode generation is very sensitive to the cable or scope delay mismatch, it is recommended to delay match the scope inputs for any measurements.

D.15.2 AC COMMON MODE GENERATION TEST

The test pattern for AC common mode generation is either pattern 1 (BnBi) or pattern 3 (PRBS31) as defined in IEEE CL 52.9.1.1. It is expected that any 64B/66B scrambled signal should give a similar result.

D.15.3 AC COMMON MODE TOLERANCE TEST

The test pattern for AC common mode tolerance is either pattern 1 (BnBi) or pattern 3 (PRBS31) as defined in IEEE CL 52.9.1.1. It is expected that any 64B/66B coded signal should give a similar result.

If the transmitter output does not generate a sufficient amount of AC common mode then the method to generate additional amounts is by adjusting the P and N delay until the right amounts is generated.

D.16 TERMINATION MISMATCH

Termination mismatch is defined as the percent difference between the complimentary Zp and Zn resistors as shown in Figure 18. Termination mismatch is defined as:

\[
\Delta Z_M = 2 \times \frac{Z_p - Z_n}{Z_p + Z_n} \times 100
\]

Alternatively, the termination mismatch can be measured by applying a low frequency test tone to the differential inputs as shown in Figure 55. The test frequency must be high enough to overcome the high pass effects of the AC
coupling capacitor. The measured differential output or input impedance is designated by $Z_{\text{diff}}$.

Low frequency termination mismatch is then given by:

$$\Delta Z_M = 2 \times \frac{I_p - I_n}{I_p + I_n} \cdot \frac{Z_{\text{diff}} + 100}{Z_{\text{diff}}} \cdot 100$$

where $I_p$ and $I_n$ are the current flowing into the SFI port as shown in Figure 55. $Z_s$ is the effective series impedance between the driver terminations $Z_p$ and $Z_n$ and the AC Ground.

![Figure 55 AC Termination Mismatch Measurement](image)

**D.17 Power Supply Testing Methodology**

This section defines power supply noise output as given in 2.8.2 and 2.8.3, and power supply noise tolerance as in 2.8.4.

The reference power supply filter shown in Figure 56 is provided for module testing, including power supply tolerance testing. This filter will meet the noise filtering requirements in most host systems. Other filtering implementations or local regulation may be used to meet the power noise output requirements described in 2.8.2 and 2.8.3.

For each Vcc, the sum of the equivalent series resistances of the 4.7uH inductor, the 22uF capacitor and the damping resistor is 0.5 Ω. This resistance is desirable in actual host filters as well as in the reference filter; however, any voltage drop across a filter network on the host is counted against the host VccT and VccR accuracy specification in Table 8.
The noise output of a Vcc supply of a host is defined with a resistive load that draws the maximum rated power (1 W or 1.5 W) connected between one Vcc contact and Vee, in place of the SFP+ module. When the noise on VccT is being measured, VccR is left open circuit, and vice versa. $8 \ \Omega$ is used for a host capable of supporting Power Level II, and $12 \ \Omega$ otherwise. The AC voltage spectrum is measured at the module side of the SFP+ connector. The noise power spectrum is divided by the truncated response of the reference filter and then integrated from 10 Hz to 10 MHz and converted to a voltage. This function is illustrated in the equation below and Figure 57. The specification limit is given in 2.8.2. The test is performed with all other portions of the host board/system active. Hosts with multiple SFP+ modules shall test ports one at a time, with active SFP+ in all the remaining ports.

$$H(f) = a \times (\log_{10}(f))^4 + b \times (\log_{10}(f))^3 + c \times (\log_{10}(f))^2 + d \times (\log_{10}(f)) + e$$

The reference filter response $H(f)$ shown in Figure 57 and the coefficients a, b, c, d, and e for the 5 frequency bands are defined in Table 32.
NOTES - As a lightly loaded power supply might generate more noise than a fully loaded supply, the host implementer may wish to assess the host power supply noise output at less than maximum current draw also. Because a small measured noise signal at high frequencies is multiplied up to give the inferred noise at virtual point X, care should be taken over the noise floor of the spec-
trum analyzer. Other measurement methods could be used, e.g. a measurement at a point inside the host, with appropriate consideration to any difference between the reference filter and a host’s actual filter.

D.17.2 SFP+ Module Power Supply Noise Output

The module noise voltage output is defined in the frequency band 10 Hz to 10 MHz at point X in Figure 56.

The module must pass module power supply noise output test in all operating modes. This test ensures the module will not couple excessive noise from inside the module back onto the host board. A power meter technique, or a spectrum analyzer technique with integration of the spectrum, may be used. The maximum allowed noise amplitude is given in 2.8.3.

D.17.3 Module Power Supply Tolerance Testing

In this test, a swept sinusoidal tone is applied at point X of Figure 58 with the tolerance signal amplitude and frequency range given in 2.8.4. The AC tolerance signal is created by a circuit such as a low impedance buffer amplifier between the power supply and point X. The impedance of the PSU and sine wave generator is less than 0.5 Ω. The amplitude of the sine wave is calibrated at each frequency at point X with the module replaced with a 12 Ω load between Vcc and Vee.

NOTES -- It may be desirable to remove the 0.1 μF capacitors on the host side of the reference filters for this test, to reduce the power needed by the sine wave generator. The calibration of the sine wave is not expected to be significantly different if the module were in place rather than the test resistor.

Alternatively, the test may be performed separately for VccT and VccR with the other supply filter connected directly to the power supply. It is not necessary to show compliance with both separate and common Vcc modulation.

This test applies at minimum and maximum DC setpoint levels. Note that the DC level is inset to the limits in Table 5 by the peak of the sinusoidal voltage at the input to the module (which is frequency dependent).

The source frequency is varied over the range specified by 2.8.4 to determine if any frequency causes a parameter to fall out of the specification limit. In all cases, the parameters measured shall pass the optical standards with the tone present over all frequencies specified. Parameters of interest for the transmit may include UJ, Qsq and TDP see [IEEE 802.3]. For the receive side, they include stressed sensitivity, overload, RN and Rx_LOS function.
The AC voltage at node X is defined with reference to Vee. The DC voltage specification including ripple, droop and noise below 100 kHz is met at both VccT and VccR (at the SFP+ connector).

Figure 58 Power Supply Noise Tolerance Test Setup
A passive copper cable compliant to this appendix is identified using the 2-wire management defined in chapter 4 and memory map of SFF-8472.

This appendix describes additional requirements or exceptions to the linear host specification of Chapter 3 to implement passive direct attach SFP+ cable assemblies.

The compliance points for SFP+ Direct Attach Cable (10GSFP+Cu) are the same as host compliance test points 3.3.1 and the module compliance test points in 3.3.2.

All SFI test equipment must have 50 Ohms single ended impedance on all test ports.

Each Tx_Disable contacts of 10GSFP+Cu passive cable assemblies shall be pulled to VccT with a 4.7 kΩ to 10 kΩ in the module. The Rx_LOS contacts in the module shall be pulled low in the module for 10GSFP+Cu passive cable assemblies. Direct connection of Rx_LOS to VeeR is allowed.

Active cable assemblies must operate with existing linear or limiting specifications of Chapter 3.

This specification does not assume additional transmit pre-emphasis beyond the level required to meet the jitter specifications at point B (see Table 12) and TWDPc specification (see Table 33) at point B. Increasing the transmit pre-emphasis may increase cable reach, however it may increase transmitter DDJ and is outside the scope of this specification.

**Warning:** 10GSFP+Cu can only be used on systems with common grounds. Connecting systems with different ground potential with SFP+ direct attach cable results in a short and may cause damage.

### E.1 10GSFP+Cu Direct Attach Construction

10GSFP+Cu cable assemblies are effectively constructed out of a pair of SFP+ modules with the OE components replaced with copper cabling as shown in Figure 59. SFP+ Edge card connector contacts are defined in Table 3. The cable assembly shall incorporate DC blocking capacitors with at least 4.3 V rating on the RX side and with high pass pole of between 20 kHz and 100 kHz. The drain wire is connected to VeeT and to VeeR. The cable shield directly connects the module A and B cases.
E.2 SFP+ Host Output Specifications for Passive Direct Attach Cables

SFP+ host supporting direct attach cables must meet transmitter output specifications in Table 11 and jitter specifications in Table 12 at reference point B. In addition SFP+ host transmitter must meet the specifications in Table 33.

Table 33  SFP+ Host Transmitter Output Specifications at B for Cu

<table>
<thead>
<tr>
<th>Parameters- B</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Target</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Voltage Modulation Amplitude (p-p)</td>
<td>VMA</td>
<td>See D.7</td>
<td>300</td>
<td></td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Transmitter Qsq</td>
<td>Qsq</td>
<td>See 1</td>
<td>63.1</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Output AC Common Mode Voltage</td>
<td></td>
<td>See D.15</td>
<td></td>
<td>12.0</td>
<td></td>
<td>mV (RMS)</td>
</tr>
<tr>
<td>Host Output TWDPc</td>
<td>TWDPc</td>
<td>See 2, 3</td>
<td>10.7</td>
<td></td>
<td></td>
<td>dBe</td>
</tr>
</tbody>
</table>

1. $Q_{sq} = 1/RN$ if the one level and zero level noises are identical and see D.8.
2. Host electrical output measured with LRM 14 taps FFE and 5 taps DFE Equalizer with PRBS9 for copper direct attach stressor, see Appendix G.
3. The stressor for TWDPc is given in Table 34 and is included in the code in Appendix G.

TWDPc is the host transmitter penalty for copper cable stressor shown in Figure 60 and given in Table 34. Code to calculate TWDPc using this stressor is given in Appendix G.

E.2.1 Transmitter Stressor

For TWDPc compliance, a simulated cable response is required. The response is modeled as a set of delta functions with specific amplitudes and delays. The
A copper stressor was created from measurements of commonly available direct attach SFP+ cables with the transmitter response de-convolved. The stressor is shown in Figure 60 and the values are listed in Table 34. The sum of all stressor components is normalized to an approximate value of 1.

![Figure 60 10GSFP+Cu TWDPc Stressor Impulse Response](image)

### Table 34 10GSFP+Cu TWDPc Stressor

<table>
<thead>
<tr>
<th>Delay (UI)</th>
<th>Delay (ns)</th>
<th>Amplitude</th>
<th>Delay (UI)</th>
<th>Delay (ns)</th>
<th>Amplitude</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0.0175</td>
<td>4.5</td>
<td>0.43637</td>
<td>0.0270</td>
</tr>
<tr>
<td>0.5</td>
<td>0.04849</td>
<td>0.1360</td>
<td>5.0</td>
<td>0.48485</td>
<td>0.0216</td>
</tr>
<tr>
<td>1</td>
<td>0.09697</td>
<td>0.2695</td>
<td>5.5</td>
<td>0.53334</td>
<td>0.0202</td>
</tr>
<tr>
<td>1.5</td>
<td>0.14546</td>
<td>0.1649</td>
<td>6.0</td>
<td>0.58182</td>
<td>0.0174</td>
</tr>
<tr>
<td>2</td>
<td>0.19394</td>
<td>0.0917</td>
<td>6.5</td>
<td>0.63031</td>
<td>0.0146</td>
</tr>
<tr>
<td>2.5</td>
<td>0.24243</td>
<td>0.0717</td>
<td>7.0</td>
<td>0.67897</td>
<td>0.0123</td>
</tr>
<tr>
<td>3</td>
<td>0.29091</td>
<td>0.0498</td>
<td>7.5</td>
<td>0.72728</td>
<td>0.0094</td>
</tr>
<tr>
<td>3.5</td>
<td>0.33940</td>
<td>0.0383</td>
<td>8.0</td>
<td>0.77576</td>
<td>0.0066</td>
</tr>
<tr>
<td>4.0</td>
<td>0.38788</td>
<td>0.0315</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
E.3 SFP+ Host Receiver Supporting 10GSFP+Cu Input Compliance Test Signal Calibrated at C”

A host that is to support the direct attach copper option is to meet the required $1 \times 10^{-12}$ BER when tested with the stressed signal described in Section E.3.1 in addition to the requirements of section 3.5.2 relating to a host receiver supporting linear module.

E.3.1 Copper Host Receiver Specifications

The SFP+ host receiver stress generator is described by a set of tapped delay lines described in E.3.2, a suitable length of copper cable is expected to generate the stressor described here. The stress generator must meet the target WDPc (Waveform Distortion Penalty for copper) as given in Table 35. The stress generator shall implement the noise model as captured in Figure 61 using the parameters given in Table 35. The noise model contains two noise sources: $Q_{sq}$ noise which is relative to the transmitter signal level and shaped by the channel response and $N_0$ fixed noise (modeling cable NEXT) added post channel. The added noise sources $Q_{sq}$ and $N_0$ are white and Gaussian in this test.

The sensitivity test shall be made with the minimum VMA and the overload test shall be made with the maximum p-p voltage as given in Table 35.

Table 35  10GSFP+ Host receiver input stress Generator at C”

<table>
<thead>
<tr>
<th>Parameters- C”</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Target</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Waveform Distortion Penalty of the ISI Generator</td>
<td>WDPc</td>
<td>See 1, 2</td>
<td>9.3</td>
<td></td>
<td></td>
<td>dBe</td>
</tr>
<tr>
<td>Transmitter $Q_{sq}$</td>
<td>$Q_{sq}$</td>
<td>See 4, 5</td>
<td></td>
<td>63.1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Post channel fixed noise source</td>
<td>$N_0$</td>
<td>See 3</td>
<td></td>
<td>2.14</td>
<td></td>
<td>mV (RMS)</td>
</tr>
<tr>
<td>Differential Voltage Modulation Amplitude</td>
<td>VMA</td>
<td>See 4, D.7</td>
<td></td>
<td>180</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Differential Peak-Peak Voltage Overload</td>
<td></td>
<td></td>
<td></td>
<td>700</td>
<td></td>
<td>mV</td>
</tr>
<tr>
<td>Input AC Common Mode Voltage</td>
<td></td>
<td>See 6, D.15.2</td>
<td></td>
<td>13.5</td>
<td></td>
<td>mV(RMS)</td>
</tr>
</tbody>
</table>

1. Copper stressor as defined in Table 36. WDPc is measured with reference receiver with 14 FFE taps and with 5 DFE taps, see Appendix G.
2. WDPc for the stress is smaller than the transmitter TWDPc due to the VMA loss in the host stressor.
3. $N_0$ is the RMS voltage measured over one symbol period at the output of the MCB in a 12 GHz bandwidth. The source for $Q_{sq}$ should be disabled during this calibration.
4. Square pattern with eight ONEs and eight ZEROs.
5. $Q_{sq} = 1/RN$ if the one level and zero level noises are identical and see D.8. $Q_{sq}$ is calibrated at the output of the MCB in a 12 GHz bandwidth with the ISI of the channel model in Figure 61 disabled. The source for $N_0$ should be disabled during this calibration.
6. AC common mode target value is achieved by adjusting relative delay of the P and N signals.
Copper host stressor was created from measurements of commonly available direct attach SFP+ cables. The response of the copper host stress generator 1 UI pulse response is shown in Figure 62 and the pulse response values are listed in Table 36.

A suitable length of copper cable is an acceptable substitute to the stressor of Table 36 provided it has the same WDPC. The RMS fit between the tabulated pulse response in Table 36 and the measured isolated pulse response should be minimized to get the target WDPC values as listed in Table 35.
<table>
<thead>
<tr>
<th>Delay (UI)</th>
<th>Delay (ns)</th>
<th>Amplitude</th>
<th>Delay (UI)</th>
<th>Delay (ns)</th>
<th>Amplitude</th>
<th>Delay (UI)</th>
<th>Delay (ns)</th>
<th>Amplitude</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.125</td>
<td>0.0121</td>
<td>0.0011</td>
<td>4.75</td>
<td>0.4606</td>
<td>0.0263</td>
<td>9.375</td>
<td>0.9091</td>
<td>0.0092</td>
</tr>
<tr>
<td>0.25</td>
<td>0.0242</td>
<td>0.0026</td>
<td>4.875</td>
<td>0.4727</td>
<td>0.0256</td>
<td>9.5</td>
<td>0.9212</td>
<td>0.0089</td>
</tr>
<tr>
<td>0.375</td>
<td>0.0346</td>
<td>0.0051</td>
<td>5</td>
<td>0.4848</td>
<td>0.0249</td>
<td>9.625</td>
<td>0.9333</td>
<td>0.0087</td>
</tr>
<tr>
<td>0.5</td>
<td>0.0485</td>
<td>0.0094</td>
<td>5.125</td>
<td>0.4970</td>
<td>0.0242</td>
<td>9.75</td>
<td>0.9455</td>
<td>0.0084</td>
</tr>
<tr>
<td>0.625</td>
<td>0.0606</td>
<td>0.0158</td>
<td>5.25</td>
<td>0.5091</td>
<td>0.0233</td>
<td>9.875</td>
<td>0.9576</td>
<td>0.0082</td>
</tr>
<tr>
<td>0.75</td>
<td>0.0727</td>
<td>0.0246</td>
<td>5.375</td>
<td>0.5212</td>
<td>0.0222</td>
<td>10</td>
<td>0.9697</td>
<td>0.0079</td>
</tr>
<tr>
<td>0.875</td>
<td>0.0848</td>
<td>0.0360</td>
<td>5.5</td>
<td>0.5333</td>
<td>0.0212</td>
<td>10.125</td>
<td>0.9818</td>
<td>0.0076</td>
</tr>
<tr>
<td>1</td>
<td>0.0970</td>
<td>0.0496</td>
<td>5.625</td>
<td>0.5455</td>
<td>0.0204</td>
<td>10.25</td>
<td>0.9939</td>
<td>0.0073</td>
</tr>
<tr>
<td>1.125</td>
<td>0.1091</td>
<td>0.0650</td>
<td>5.75</td>
<td>0.5576</td>
<td>0.0194</td>
<td>10.375</td>
<td>1.0061</td>
<td>0.0070</td>
</tr>
<tr>
<td>1.25</td>
<td>0.1212</td>
<td>0.0811</td>
<td>5.875</td>
<td>0.5697</td>
<td>0.0187</td>
<td>10.5</td>
<td>1.0182</td>
<td>0.0068</td>
</tr>
<tr>
<td>1.375</td>
<td>0.1333</td>
<td>0.0962</td>
<td>6</td>
<td>0.5818</td>
<td>0.0180</td>
<td>10.625</td>
<td>1.0303</td>
<td>0.0066</td>
</tr>
<tr>
<td>1.5</td>
<td>0.1455</td>
<td>0.1088</td>
<td>6.125</td>
<td>0.5939</td>
<td>0.0174</td>
<td>10.750</td>
<td>1.0424</td>
<td>0.0065</td>
</tr>
<tr>
<td>1.625</td>
<td>0.1576</td>
<td>0.1176</td>
<td>6.25</td>
<td>0.6061</td>
<td>0.0169</td>
<td>10.875</td>
<td>1.0545</td>
<td>0.0063</td>
</tr>
<tr>
<td>1.75</td>
<td>0.1697</td>
<td>0.1218</td>
<td>6.375</td>
<td>0.6182</td>
<td>0.0165</td>
<td>11.000</td>
<td>1.0667</td>
<td>0.0062</td>
</tr>
<tr>
<td>1.875</td>
<td>0.1818</td>
<td>0.1213</td>
<td>6.5</td>
<td>0.6303</td>
<td>0.0161</td>
<td>11.125</td>
<td>1.0788</td>
<td>0.0061</td>
</tr>
<tr>
<td>2</td>
<td>0.1939</td>
<td>0.1169</td>
<td>6.625</td>
<td>0.6424</td>
<td>0.0157</td>
<td>11.250</td>
<td>1.0909</td>
<td>0.0059</td>
</tr>
<tr>
<td>2.125</td>
<td>0.2061</td>
<td>0.1093</td>
<td>6.75</td>
<td>0.6545</td>
<td>0.0155</td>
<td>11.375</td>
<td>1.1030</td>
<td>0.0058</td>
</tr>
<tr>
<td>2.25</td>
<td>0.2182</td>
<td>0.1000</td>
<td>6.875</td>
<td>0.6667</td>
<td>0.0154</td>
<td>11.500</td>
<td>1.1152</td>
<td>0.0055</td>
</tr>
<tr>
<td>2.375</td>
<td>0.2303</td>
<td>0.0899</td>
<td>7</td>
<td>0.6788</td>
<td>0.0153</td>
<td>11.625</td>
<td>1.1273</td>
<td>0.0052</td>
</tr>
<tr>
<td>2.5</td>
<td>0.2424</td>
<td>0.0810</td>
<td>7.125</td>
<td>0.6909</td>
<td>0.0153</td>
<td>11.750</td>
<td>1.1394</td>
<td>0.0049</td>
</tr>
<tr>
<td>2.625</td>
<td>0.2545</td>
<td>0.0732</td>
<td>7.25</td>
<td>0.7030</td>
<td>0.0153</td>
<td>11.875</td>
<td>1.1515</td>
<td>0.0046</td>
</tr>
<tr>
<td>2.75</td>
<td>0.2667</td>
<td>0.0670</td>
<td>7.375</td>
<td>0.7152</td>
<td>0.0153</td>
<td>12.000</td>
<td>1.1636</td>
<td>0.0044</td>
</tr>
<tr>
<td>2.875</td>
<td>0.2788</td>
<td>0.0620</td>
<td>7.5</td>
<td>0.7273</td>
<td>0.0150</td>
<td>12.125</td>
<td>1.1758</td>
<td>0.0041</td>
</tr>
<tr>
<td>3</td>
<td>0.2909</td>
<td>0.0583</td>
<td>7.625</td>
<td>0.7394</td>
<td>0.0146</td>
<td>12.250</td>
<td>1.1879</td>
<td>0.0039</td>
</tr>
<tr>
<td>3.125</td>
<td>0.3030</td>
<td>0.0549</td>
<td>7.75</td>
<td>0.7515</td>
<td>0.0141</td>
<td>12.375</td>
<td>1.2000</td>
<td>0.0037</td>
</tr>
<tr>
<td>3.25</td>
<td>0.3152</td>
<td>0.0519</td>
<td>7.875</td>
<td>0.7636</td>
<td>0.0134</td>
<td>12.500</td>
<td>1.2121</td>
<td>0.0034</td>
</tr>
<tr>
<td>3.375</td>
<td>0.3273</td>
<td>0.0486</td>
<td>8</td>
<td>0.7758</td>
<td>0.0128</td>
<td>12.625</td>
<td>1.2242</td>
<td>0.0030</td>
</tr>
<tr>
<td>3.5</td>
<td>0.3394</td>
<td>0.0455</td>
<td>8.125</td>
<td>0.7879</td>
<td>0.0121</td>
<td>12.750</td>
<td>1.2364</td>
<td>0.0028</td>
</tr>
<tr>
<td>3.625</td>
<td>0.3515</td>
<td>0.0423</td>
<td>8.25</td>
<td>0.8000</td>
<td>0.0115</td>
<td>12.875</td>
<td>1.2485</td>
<td>0.0026</td>
</tr>
<tr>
<td>3.75</td>
<td>0.3636</td>
<td>0.0394</td>
<td>8.375</td>
<td>0.8121</td>
<td>0.0110</td>
<td>13.000</td>
<td>1.2606</td>
<td>0.0022</td>
</tr>
<tr>
<td>3.875</td>
<td>0.3758</td>
<td>0.0367</td>
<td>8.5</td>
<td>0.8242</td>
<td>0.0106</td>
<td>13.125</td>
<td>1.2727</td>
<td>0.0020</td>
</tr>
<tr>
<td>4</td>
<td>0.3879</td>
<td>0.0345</td>
<td>8.625</td>
<td>0.8364</td>
<td>0.0101</td>
<td>13.250</td>
<td>1.2848</td>
<td>0.0018</td>
</tr>
<tr>
<td>4.125</td>
<td>0.4000</td>
<td>0.0324</td>
<td>8.75</td>
<td>0.8485</td>
<td>0.0099</td>
<td>13.375</td>
<td>1.2970</td>
<td>0.0016</td>
</tr>
<tr>
<td>4.25</td>
<td>0.4121</td>
<td>0.0307</td>
<td>8.875</td>
<td>0.8606</td>
<td>0.0097</td>
<td>13.500</td>
<td>1.3091</td>
<td>0.0014</td>
</tr>
<tr>
<td>4.375</td>
<td>0.4242</td>
<td>0.0291</td>
<td>9</td>
<td>0.8727</td>
<td>0.0095</td>
<td>13.625</td>
<td>1.3212</td>
<td>0.0012</td>
</tr>
<tr>
<td>4.5</td>
<td>0.4364</td>
<td>0.0280</td>
<td>9.125</td>
<td>0.8848</td>
<td>0.0094</td>
<td>13.750</td>
<td>1.3333</td>
<td>0.0009</td>
</tr>
</tbody>
</table>

Table 36 Stress Generator 1 UI Pulse Response with 8x Over-sampling
E.4 SFP+ Passive Direct Attach Cable Assembly Specifications

Passive direct attach cables are tested with a pair of Module Compliance Boards at compliance point B’ and C’. SFP+ passive cable assemblies need to meet specification in Table 37.

VCR, VMA, Vcm, and dWDP may be derived using frequency based methodologies that yield equivalent results e.g., utilizing frequency dependent crosstalk and insertion loss transfer functions with transmitter behavioral models.

Table 37 10GSFP+Cu Cable Assembly Specifications at B’ and C’

<table>
<thead>
<tr>
<th>Parameter - C’ (Cable Output)</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Target</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Single Ended Input and Output Voltage Tolerance</td>
<td></td>
<td></td>
<td>-0.3</td>
<td>4.0</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Output AC Common Mode Voltage</td>
<td>Vcm</td>
<td>See 1</td>
<td></td>
<td>13.5</td>
<td>mV (RMS)</td>
<td></td>
</tr>
<tr>
<td>Difference Waveform Distortion Penalty</td>
<td>dWDPc</td>
<td>See 2, 9, E.4.1, E.4.2 and D.14.2</td>
<td></td>
<td>6.75</td>
<td>dBe</td>
<td></td>
</tr>
<tr>
<td>VMA Loss</td>
<td>L</td>
<td>See 3, 9, D.7, E.4.4</td>
<td></td>
<td>4.4</td>
<td>dBe</td>
<td></td>
</tr>
<tr>
<td>VMA Loss to Crosstalk Ratio</td>
<td>VCR</td>
<td>See 1, D.7, E.4.1, E.4.4</td>
<td></td>
<td>32.5</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Differential Output/Input Reflection Coefficient 4</td>
<td>SDDxx</td>
<td>0.01-4.1 GHz</td>
<td>See 5</td>
<td></td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>4.1-11.1 GHz</td>
<td>See 6</td>
<td></td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>Common Mode Output/Input Reflection Coefficient 7</td>
<td>SCCxx</td>
<td>0.01-2.5 GHz</td>
<td>See 10</td>
<td></td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>2.5-11.1 GHz</td>
<td>-3</td>
<td></td>
<td>dB</td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Parameter - B” (Input Test Conditions)</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Target</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input AC Common Mode Voltage</td>
<td>Vcm</td>
<td>See 1, D.15.2</td>
<td>12</td>
<td></td>
<td>mV (RMS)</td>
<td></td>
</tr>
<tr>
<td>Signal Rise and fall time Time</td>
<td>Tr/tf</td>
<td>See D.6</td>
<td>34</td>
<td></td>
<td>ps</td>
<td></td>
</tr>
<tr>
<td>Crosstalk Source Rise/Fall time (20% to 80%)</td>
<td>Tr, Tf</td>
<td>See D.6</td>
<td>34</td>
<td></td>
<td>ps</td>
<td></td>
</tr>
<tr>
<td>Crosstalk Source Amplitude Differential (p-p)</td>
<td></td>
<td></td>
<td>700</td>
<td></td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>WDPi</td>
<td></td>
<td>See 8</td>
<td>2.4</td>
<td></td>
<td>dBe</td>
<td></td>
</tr>
</tbody>
</table>

1. When input common mode voltage is 12.0 mV RMS and when input rise and fall times are 34 ps and the amplitude is the max amplitude allowed by Table 12.
2. Defined with reference receiver with 14 T/2 spaced FFE taps and 5 T spaced DFE taps, see Appendix G.
3. VMA loss is the ratio of VMA measured at input and output, respectively.
4. Reference differential impedance is 100 Ω. The dB value listed here are the same as dBe.
5. Reflection Coefficient given by equation SDDxx(dB) = -12 + 2 × SQRT(f), with f in GHz.
6. Reflection Coefficient given by equation SDDxx(dB) = -6.3 + 13 × log10(f/5.5), with f in GHz.
7. Common mode reference impedance is 25 Ω. The dB value listed here are the same as dBe.
8. Adjust DDJ and/or DDPWS by adjusting pre-emphasis until the target WDPi is achieved.
9. With input test condition given by parameters B’ given in this table.
10. Reflection coefficient given by equation SCCxx(dB) < -7 + 1.6 × f, with f in GHz.
E.4.1 SFP+ DIRECT ATTACH CABLE TEST SETUP

Direct attach cable testing methodology is based on the SFP+ test methodology as defined in section 3.3. The cable is measured through a pair of Module Compliance Boards as shown in Figure 63. This diagram shows the block diagram for testing NEXT on cable A end and for measuring WDP on path 1. To measure NEXT on B end and WDP on path 2 the cable end A and B are reversed. The Compliance Signal Generator is described in Figure 49.

![Figure 63 10GSFP+ Cable Test Setup](image)

WDP₁ and WDP₀ in Figure 64 use the WDP method defined in D.9. WDPI for copper is measured by plugging Host Compliance Board into the Module Compliance Board 1 and then meeting the target WDPI as listed in Table 37. WDP₀ is measured by plugging one end of the cable in to Module Compliance Board 1 and the other end in to the Module Compliance Board 2. B” Stress Generator can be the test system described in D.10.
E.4.2 CABLE dWDP TEST PROCEDURE

The measurement procedure for dWDP is described below:

- The compliance signal generator is set to the PRBS9.
- To improve measurement accuracy, uncorrelated jitter and noise should be reduced.
- Averaging should be used to further reduce instrumentation and measurement noise so their effect on the results are negligible.
- To calibrate WDP\(_i\) per Table 37, refer to Figure 64. Plug a Host Compliance Board into the Module Compliance Board connected to the pattern generator. Adjust input rise and fall times to the target value as in Table 37. Adjust DDJ and DDPWS to obtain WDP\(_i\) given by Table 37. Varying pre-emphasis as described in D.10 is an acceptable method.
- Unplug the Host Compliance Board and connect the cable assembly to the Module Compliance Board as shown in Figure 64. Measure WDP\(_0\).
- \(dWDP = WDP_0 - WDP_i\).

E.4.3 CABLE NEXT MEASUREMENT PROCEDURE

Cable NEXT is measured based on the following procedure using the test setup shown in Figure 63:

- The Compliance Signal Generator should be calibrated via a Host Compliance Board inserted into the Module Compliance Board. The output of the Host Compliance Board is point B\(^\prime\).
- The Compliance Signal Generator amplitude and rise and fall times at B\(^\prime\) are calibrated to the crosstalk target values as defined in Table 37.
• The Compliance Signal Generator DDJ and DDPWS at B” should meet or be less than the target specified in Table 17.

• The pattern for the Compliance Signal Generator is PRBS31.

• Module Compliance Board B outputs and inputs are terminated in 50 Ω.

• NEXT is the RMS voltage measured by Oscilloscope A in a bandwidth of 12 GHz. Oscilloscope A should be free running (not triggered).

• The inherent Oscilloscope noise may be corrected by the RSS of Gaussian noise from the measured NEXT result.

• The far end Module Compliance Board outputs and input are terminated in 50 Ω.

• This measurement is then repeated for the other cable end.

E.4.4 VMA TO CROSSTALK RATIO (VCR)

Cable VMA loss (L) for cable path 1 can be measured using the test setup shown in Figure 64. VMA loss (L) for cable path 2 is measured by reversing cable end A with B.

\[
L(dBe) = 20\log\left(\frac{VMA_i}{VMA_o}\right)
\]

Where VMA_i is the measured VMA at B” and VMA_o is measured at C’.

VMA/2 to crosstalk ratio (VCR) is the ratio of the transmitter minimum VMA at B” Table 33 divided by the cable NEXT which already incorporates reflective FEXT. The factor 0.3 in the VCR equation accounts for SFP+ finite host return loss.

\[
VCR(dBe) = VNR - L - K - 20\log 10(1 + C)
\]

where

\[
C = 0.3 \times 10^{\frac{-2L}{20}}
\]

1. VCR equation can be as the following 20*\log10(VMAMIN/(2*NEXT*(1+C)))-L.
The procedure to measure NEXT is described in E.4.3.

\[
VNR = 20 \log_{10} \left( \frac{\text{NEXT} \text{Aggressor} \text{VMA}}{2 \text{NEXT}} \right)
\]

\[
K(\text{dBe}) = 20 \log_{10} \left( \frac{\text{VMA}_{\text{max}}}{\text{VMA}_{\text{min}}} \right) = 20 \log_{10} \left( \frac{700}{300} \right) = 7.36
\]
F.1 INTRODUCTION

SFP+ host may be designed to operate at 1.25 Gb/s Ethernet rate using the classic SFP modules based on INF-8074i. Although IEEE Std 802.3, clauses 38 and 59 (1000BASE-SX, 1000BASE-LX and 1000BASE-LX10 PMDs) do not define the electrical levels for the module, INF-8074i specifies those levels which are reproduced here for reference Table 38.

Host transmitter output levels B and host receiver input tolerance levels at C are respectively given by Table 39 and Table 40 for SFP+ host operating at 1.25 Gb/s. Note: levels specified here may not be fully compliant with all classic SFP modules, but are expected to include a large percentage of existing 1.25 Gb/s classic modules. In order to be fully compliant to all classic SFP modules the max host receiver input tolerance level has to be 2000 mV, however this is not considered practical for modern 10Gb/s SerDes.

<table>
<thead>
<tr>
<th>Parameters - $B'$</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>SFP Module Input Differential at $B'$</td>
<td>$V_{in}$</td>
<td>See 1</td>
<td>500</td>
<td>2400</td>
<td>mV (p-p)</td>
</tr>
<tr>
<td>SFP Module Output Differential at $C'$</td>
<td>$V_{out}$</td>
<td></td>
<td>370</td>
<td>2000</td>
<td>mV (p-p)</td>
</tr>
</tbody>
</table>

1. INF-8074i recommends value between 500-1200 mV differential p-p be used for best EMI performance.

F.2 SFP+ HOST OPERATION GUIDELINE FOR SUPPORTING CLASSIC SFP

SFP+ host must support TP1 and TP4 jitter specifications per IEEE CL 38.5 and CL 59.6 at point B and C respectively.

SFP+ host output pre-emphasis level may need to be adjusted for optimum output eye diagram for 1.25 Gb/s operation.

The module maximum input at B is given in Table 39 and is the same value as in INF-8074i. However, to provide compatibility with SFP+ hosts the module maximum output in Table 40 is much lower than the value specified in INF-8074i. An SFP module meeting the specifications of Table 41 will interoperate with SFP+ hosts.
### Table 39  SFP+ Host Transmitter Requirements to Support 1.25 GBd Mode

<table>
<thead>
<tr>
<th>Parameters - B</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Host Output VMA Differential</td>
<td>Vout</td>
<td></td>
<td>500</td>
<td>mV</td>
</tr>
<tr>
<td><strong>Parameters - B</strong></td>
<td><strong>Symbol</strong></td>
<td><strong>Conditions</strong></td>
<td><strong>Value</strong></td>
<td><strong>Units</strong></td>
</tr>
<tr>
<td>Eye Mask</td>
<td>Y1</td>
<td>See Figure 65</td>
<td>150</td>
<td>mV</td>
</tr>
<tr>
<td>Eye Mask</td>
<td>Y2</td>
<td></td>
<td>500</td>
<td>mV</td>
</tr>
</tbody>
</table>

![Figure 65 SFP+ Host Transmitter Output Mask for 1.25 GBd Operation](image)

### Table 40  SFP+ Host Receiver Requirements to Support 1.25 GBd Mode

<table>
<thead>
<tr>
<th>Parameters - C</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>Host Input VMA Differential</td>
<td>Vin</td>
<td></td>
<td>370</td>
<td>mV</td>
</tr>
<tr>
<td><strong>Parameters - C</strong></td>
<td><strong>Symbol</strong></td>
<td><strong>Conditions</strong></td>
<td><strong>Value</strong></td>
<td><strong>Units</strong></td>
</tr>
<tr>
<td>Eye Mask</td>
<td>Y1</td>
<td>See Figure 66</td>
<td>125</td>
<td>mV</td>
</tr>
<tr>
<td>Eye Mask</td>
<td>Y2</td>
<td></td>
<td>600</td>
<td>mV</td>
</tr>
</tbody>
</table>
Figure 66  SFP+ Host Receiver Input Mask for 1.25 GBd Operation

Table 41  SFP Module input and output ranges that can be supported by the SFP+ Host

<table>
<thead>
<tr>
<th>Parameters - Module</th>
<th>Symbol</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>SFP Module Input at B’</td>
<td>Vin</td>
<td></td>
<td>500¹</td>
<td>2400¹</td>
<td>mV (p-p)</td>
</tr>
<tr>
<td>SFP Module Output at C’</td>
<td>Vout</td>
<td></td>
<td>370¹</td>
<td>1200</td>
<td>mV (p-p)</td>
</tr>
</tbody>
</table>

1. Values are identical to the SFP classic INF-8074i specification.
% MATLAB (R) Code for xWDP Computation

%% SFF-8431 TWDP Code - PAlloc for Cu is now 14.0 dBe.
%% Based on original TWDP methodology described in IEEE Std 802.3aq(TM)-2006

%% Reference: N. L. Swenson, P. Voois, T. Lindsay, and S. Zeng, “Standards
%% compliance testing of optical transmitters using a software-based equalizing
%% reference receiver”, paper NWC3, Optical Fiber Communication Conference and
%% Exposition and The National Fiber Optic Engineers Conference on CD-ROM
%% (Optical Society of America, Washington, DC), Feb. 2007.

function [xWDP,MeasuredxMA]=SFF8431xWDP(WaveformFile,EqNf,EqNb,SymbolRate,Usage)
    % Example calling syntax:
    % [xWDP,MeasuredxMA]=SFF8431xWDP('wavefile.txt',14,5,10.3125,'Optical_WDP')
    % The fields in the example given above should be replaced by the actual values
    % being used. WaveformFile should be the actual path\filename for each waveform
    % tested. The waveform consists of exactly N samples per unit interval T, where
    % N is the oversampling rate. The waveform must be circularly shifted to align
    % with the data sequence. The file format for the measured waveform is ASCII
    % with a single column of chronological numerical samples, in signal level,
    % with no headers or footers.
    % EqNf is the # of T/2-spaced feedforward equalizer taps; EqNb is the # of
    % T-spaced feedback equalizer taps.
    % SymbolRate is in gigabaud.
    % Options for Usage are 'Optical_WDP', 'Copper_WDP', and 'Copper_TWDP'.
    % 'Optical_WDP' is used in support of Chapter 3 for
    % measuring WDPi at the output of an optical TP3 tester,
    % measuring WDPo at C' of a linear optical module receiver, and
    % calibrating WDP at C'' for testing a host that supports linear optical modules.
    % 'Copper_WDP' is used in support of Annex E for
    % measuring WDPi and calibrating WDP at B'' for testing a copper cable assembly,
    % measuring WDPo at C' of a copper cable assembly (C), and
    % calibrating WDP at C'' for testing a host that supports copper cable assemblies
    % 'Copper_TWDP' is used for measuring TWDP at B of a host that supports copper
    % cable assemblies.

    % Transmit data file: The transmit data sequence is the 511 bit PRBS9 TWDP test
    % patterns defined in Table 686. The file format is ASCII with a single column
    % of chronological ones and zeros with no headers or footers.
    TxDataFile = 'prbs9_950.txt';

%% Program constants %
OverSampleRate = 16; % Oversampling rate, must be even
SymbolPeriod = 1/SymbolRate; % Symbol period is in ns
Q0 = 7.03; % BER = 10^(-12)

% Load input waveform and data sequence, generate filter and other matrices
yout0 = load(WaveformFile);
XmitData = load(TxDataFile);
PtrnLength = length(XmitData);
TotLen = PtrnLength*OverSampleRate;
Fgrid = [-TotLen/2:TotLen/2-1]./(PtrnLength*SymbolPeriod);
% Compute response of 7.5 GHz 4th order Butterworth antialiasing filter
a = [1 123.1407 7581.811 273453.7 4931335]; % Denominator polynomial
b = 4931335; % Numerator for frequency response
ExpArg = -j*2*pi*Fgrid;
H_r = b./polyval(a,-ExpArg);

% Get usage parameters for the application
[H_chan,Delays,PAlloc,dBscale] = GetParams(Usage,ExpArg);
N0 = SymbolPeriod/2 / (Q0 * 10^(PAlloc/dBscale))^2;

% Set search range for equalizer delay, specified in symbol periods. Lower end
% of range is minimum channel delay. Upper end of range is the sum of the
% lengths of the FFE and channel. Round up and add 5 to account for the
% antialiasing filter.
EqDelMin = floor(min(Delays)/SymbolPeriod);
EqDelMax = ceil(EqNf/2 + max(Delays)/SymbolPeriod);

ONE=ones(PtrnLength,1);
% Normalize the received xMA (OMA or VMA) to 1. Estimate the xMA of the captured
% waveform by using a linear fit to estimate a pulse response, synthesize a
% square wave, and calculate the xMA of the synthesized square wave per IEEE
% 802.3, clause 52.9.5.
ant=4; mem=40; % Anticipation and memory parameters for linear fit
X=zeros(ant+mem+1,PtrnLength); % Size data matrix for linear fit
Y=zeros(OverSampleRate,PtrnLength); % Size observation matrix for linear fit
for ind=1:ant+mem+1
    X(ind,:)=circshift(XmitData,ind-ant-1)'; % Wrap appropriately for lin fit
end
X=[X;ones(1,PtrnLength)']; % The all-ones row is included to compute the bias
Y(1,:)=yout0([0:PtrnLength-1]*OverSampleRate+ind)'; % Each column is 1 bit
Qmat=Y*X'*X'*(-1); % Coefficient matrix resulting from linear fit. Each
% column (except the last) is one bit period of the pulse response. The last
% column is the bias.
SqWvPer=16; % Even number; sets the period of the sq wave used to compute xMA
SqWv=[zeros(SqWvPer/2,1);ones(SqWvPer/2,1)]; % One period of sq wave (column)
X=zeros(ant+mem+1,SqWvPer); % Size data matrix for synthesis
for ind=1:ant+mem+1
    X(ind,:)=circshift(SqWv,ind-ant-1)'; % Wrap appropriately for synthesis
end
X=[X;ones(1,SqWvPer)']; % Include the bias
Y=Qmat*X;Y=Y(:,1); % Synthesize the modulated square wave, put into one column
Y=AlignY(Y,SqWvPer,OverSampleRate);
avgpos=[0.4*SqWvPer/2*OverSampleRate:0.6*SqWvPer/2*OverSampleRate];
ZeroLevel=mean(Y(round(avgpos),:)); % Average over middle 20% of "zero" run
% Average over middle 20% of "one" run, compute xMA
MeasuredxMA=mean(Y(round(SqWvPer/2*OverSampleRate+avgpos),:))-ZeroLevel;
% Subtract zero level and normalize xMA
yout0 = (yout0-ZeroLevel)/MeasuredxMA;

% Compute the noise autocorrelation sequence at the output of the front-end
% antialiasing filter and rate-2/T sampler.
Snn = N0/2 * fftshift(abs(H_r).^2) * 1/SymbolPeriod * OverSampleRate;
Rnn = real(ifft(Snn));
Corr = Rnn(1:OverSampleRate/2:end);
C = toeplitz(Corr(1:EqNf));

%% Compute the minimum slicer MSE and corresponding xWDP
X = toeplitz(XmitData, [XmitData(1); XmitData(end:-1:end+1-EqNb)]);
Xtil = toeplitz(circshift(XmitData,EqDelMin), ...)
XmitData(mod(-EqDelMin:-1:-EqDelMax+EqNd,PtrnLength)+1));
Rxx = X'*X; % Used in MSE calculation
%% Propagate the waveform through channel.
yout = real(ifft(fft(yout0) .* fftshift(H_chan)));
%% Process signal through front-end antialiasing filter
yout = real(ifft(fft(yout) .* fftshift(H_r)));
%% Compute MMSE-DFE
%% The MMSE-DFE filter coefficients computed below minimize mean-squared error
%% at the slicer input. The derivation follows from the fact that the slicer
%% input over the period of the data sequence can be expressed as Z = (R+N)*W -
%% X*[0 B]', where R and N are Toeplitz matrices constructed from the signal and
%% noise components, respectively, at the sampled output of the antialiasing
%% filter, W is the feedforward filter, X is a Toeplitz matrix constructed from
%% the input data sequence, and B is the feedback filter. The computed W and B
%% minimize the mean square error between the input to the slicer and the
%% transmitted sequence due to residual ISI and Gaussian noise. Minimize MSE
%% over 2/T sampling phase and FFE delay and determine BER.
MseOpt = Inf;
for jj= [0:OverSampleRate-1]-OverSampleRate/2 % sampling phase
  % Sample at rate 2/T with new phase (wrap around as required)
yout_2overT = yout(mod([1:OverSampleRate/2:TotLen]+jj-1,TotLen)+1);
  Rout = toeplitz(yout_2overT, [yout_2overT(1); yout_2overT(end:-1:end-EqNf+2)]);
  R = Rout(1:2:end, :);
  RINV = inv([R'*R+PtrnLength*C R'*ONE;ONE'*R PtrnLength]);
  R=[R ONE]; % Add all-ones column to compute optimal offset
  Rxx = Xtil'*R; Px_r = Rxx*RINV*Rxr';
  %% Minimize MSE over equalizer delay
  for kk = 1:EqDelMax-EqDelMin+1
    SubRange = [kk:kk+EqNb];
    SubRange = mod(SubRange-1,PtrnLength)+1;
    P = Rxx - Px_r(SubRange,SubRange);
    P00 = P(1,1); P01 = P(1,2:end); P11 = P(2:end,2:end);
    Mse = P00 - P01*inv(P11)*P01';
    if (Mse<MseOpt)
      MseOpt = Mse;
      B = -inv(P11)*P01'; % Feedback filter
      XSel = Xtil(:,SubRange);
      W = RINV*R*XSel*[1;B]; % Feedforward filter
      Z = R'*W - XSel*[0;B]; % Input to slicer
      % Compute BER using semi-analytic method
      MseGaussian = W(1:end-1)'*C*W(1:end-1);
      Ber = mean(0.5*erfc((abs(Z-0.5)/sqrt(MseGaussian))/sqrt(2)));
    end
  end
end
%% Compute equivalent SNR
%% This function computes the inverse of the Gaussian error probability
%% function. The built-in function erfcinv() is not sensitive enough for low
%% probability of error cases.
if Ber>10^(-12) Q = sqrt(2)*erfinv(1-2*Ber);
elseif Ber>10^(-323) Q = 2.1143*(-1.0658-log10(Ber)).^0.5024;
else Q = inf;
end

%% Compute penalty %%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%
RefSNR = dBscale * log10(Q0) + PAlloc;
xWDP = RefSNR-dBscale*log10(Q);

%% End of main function

%% GetParams subFunction
function [H_chan,Delays,PAlloc,dBscale] = GetParams(Usage,ExpArg);
switch Usage
  case 'Optical_WDP' % Identity channel for optical
    Delays = 0;
    H_chan = 1;
    PAlloc = 6.5; % Total allocated dispersion penalty (dBo)
    dBscale = 10;
  case 'Copper_WDP' % Identity channel for copper
    Delays = 0;
    H_chan = 1;
    PAlloc = 14.0; % Total allocated dispersion penalty (dBe)
    dBscale = 20;
  case 'Copper_TWDP' % Cu TWDP stressor
    ChanResp = [...
    .0 .04849 .09697 .14546 .19394 .24243 .29091 .33940 .38788, ...
    .43637 .48485 .53334 .58182 .63031 .67879 .72728 .77576;
    .0175 .136 .2695 .1649 .0917 .0498 .0383 .0315, ...
    .027 .0216 .0202 .0174 .0146 .0123 .0094 .0066];
    Delays = ChanResp(1,:);
    PCoefs = ChanResp(2,:)';
    H_chan = exp(ExpArg*Delays)*PCoefs/sum(PCoefs); %With normalization
    PAlloc = 14.0; % Total allocated dispersion penalty (dBe)
    dBscale = 20;
end

%% End of GetParams function

%% AlignY subFunction
function Y = AlignY(Y0,SqWvPer,OverSampleRate)
  % Aligns the mid crossing of the xMA square waveform to its ideal position.
  Y = Y0-mean(Y0); % AC-couple so crossings are at 0.
  % Look only for the crossing in the middle by ignoring any within ~2 UI from
  % its beginning. Due to possible misalignment of the captured waveform, this
  % is the only crossing that is certain.
  x = find(sign(Y(2*OverSampleRate:end-1))== ...% Sign change in the middle
           sign(Y(2*OverSampleRate+1:end)),1)+2*OverSampleRate-1;
  % Find a more exact crossing point.
  xinterp = interp1([Y(x),Y(x+1)],x,[x,x+1],0);
  % Shift to create the aligned square waveform
  Y = circshift(Y0,SqWvPer/2*OverSampleRate-x); % Coarse shift.
  X = [1:length(Y)];' Y = interp1(X,Y,X+xinterp-x,'spline'); % Fine shift.

%% End of AlignY function
### TABLE 1 SFP+ STANDARD COMPLIANCE

<table>
<thead>
<tr>
<th>Standard</th>
<th>Signaling Rate (GBd)</th>
<th>High Speed Serial Interface</th>
<th>High Speed Test Method</th>
<th>Low Speed Electrical Definitions</th>
<th>Low Speed Test Methods</th>
<th>Management</th>
<th>Mechanical/Connector</th>
</tr>
</thead>
<tbody>
<tr>
<td>IEEE 802.3 Clause 38 or Clause 59 (1 Gb/s Ethernet)</td>
<td>1.25</td>
<td>802.3 Clause 38 or 59 Appendix F</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1 GFC</td>
<td>1.0625</td>
<td>FC-PH</td>
<td>FC-PH</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2 GFC</td>
<td>2.125</td>
<td>FC-PI</td>
<td>FC-PI</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4 GFC</td>
<td>4.25</td>
<td>FC-PI-2</td>
<td>FC-PI-2</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8 GFC *</td>
<td>8.5</td>
<td>FC-PI-5</td>
<td>FC-PI-5</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>16 GFC</td>
<td>14.025</td>
<td>FC-PI-5</td>
<td>FC-PI-5</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>32 GFC</td>
<td>28.05</td>
<td>FC-PI-6</td>
<td>FC-PI-6</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10G SFP+Cu</td>
<td>10.3125</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Chapter 2</td>
<td>Appendix D</td>
</tr>
<tr>
<td>IEEE 802.3 Clause 52 (10 Gb/s Ethernet LAN PHY)</td>
<td>10.3125</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IEEE 802.3 Clause 52 (10 Gb/s Ethernet WAN PHY)</td>
<td>9.95328</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IEEE 802.3 Clause 68 (LRM)</td>
<td>10.3125</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10 GFC</td>
<td>10.51875</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10GBASE-R (IEEE 802.3 Clause 49) Encapsulated in G.709 ODU-2 Frame (FEC)</td>
<td>11.10</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>* 8GFC specifications revised in FC-PI-5 and override FC-PI-4 requirements</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### 2.8 SFP+ Power Requirements

The module host has two 3.3 V power contacts, one supplying the module transmitter voltage (VccT) and the other supplying the module receiver voltage (VccR). The maximum current capacity, both continuous and peak, for each connector contact is 500 mA.

SFP+ module maximum power consumption shall meet one of the following power classes:

- Power Level I modules - Up to 1.0 W
- Power Level II modules - Up to 1.5 W
- Power Level III modules - Up to 2.0 W

To avoid exceeding system power supply limits and cooling capacity, all modules at power up by default shall operate with up to 1.0 W. Hosts supporting Power Level II or III operation may enable a Power Level II or III module through the 2-wire interface. Power Level II or III modules shall assert the power level declaration.
The maximum power level is allowed to exceed the classified power level for 500 ms following hot insertion or power up, or Power Level II or III authorization, however the current is limited to values given by Table 8 and illustrated in Figure 11.

At host power up the host shall supply VccT and VccR to the module within 100 ms of each other.

### TABLE 8 SFP+ MODULE POWER SUPPLY REQUIREMENTS

<table>
<thead>
<tr>
<th>Parameters</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Common Parameters</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power supply noise tolerance including ripple</td>
<td>see D.17.3</td>
<td></td>
<td>66</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>[peak-to-peak]</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Power supply voltages including ripple, droop</td>
<td>VccT, VccR</td>
<td>*1</td>
<td>3.14</td>
<td>3.46</td>
<td>V</td>
</tr>
<tr>
<td>and noise below 100 kHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Instantaneous peak current at hot plug</td>
<td></td>
<td>*2 *3</td>
<td>400</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Sustained peak current at hot plug</td>
<td></td>
<td>*2 *3 *5</td>
<td>330</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td><strong>Power Level I Module</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Module maximum power consumption</td>
<td></td>
<td></td>
<td>1.0</td>
<td>W</td>
<td></td>
</tr>
<tr>
<td><strong>Power Level II Module</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Instantaneous peak current on enabling Power</td>
<td></td>
<td>*2 *3 *5</td>
<td>600</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Level II</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Module sustained peak current on enabling Power</td>
<td></td>
<td>*2 *3 *5</td>
<td>500</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Level II</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum power consumption at power up</td>
<td></td>
<td>*4</td>
<td>1.0</td>
<td>W</td>
<td></td>
</tr>
<tr>
<td><strong>Power Level III Module</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Instantaneous peak current on enabling Power</td>
<td></td>
<td>*2 *3 *5</td>
<td>800</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Level III</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Module sustained peak current on enabling Power</td>
<td></td>
<td>*2 *3 *5</td>
<td>660</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Level III</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Maximum power consumption at power up</td>
<td></td>
<td>*4</td>
<td>1.0</td>
<td>W</td>
<td></td>
</tr>
<tr>
<td><strong>Module maximum power consumption</strong></td>
<td></td>
<td></td>
<td>1.5</td>
<td>W</td>
<td></td>
</tr>
</tbody>
</table>

*1 Set point is measured at the input to the connector on the host board reference to Vee. Droop is any temporary drop in voltage of the power supply such as that caused by plugging in another module or when enabling another module to Power Level II.

*2 The requirements for current apply to the current through each inductor of Figure 56.

*3 The maximum currents are the allowed currents for each power supply VccT or VccR, therefore the total module peak currents can be twice this value. The instantaneous peak current is allowed to exceed the specified maximum current capacity of the connector contact for a short period, see Figure 11.

*4 Maximum module power consumption shall not exceed 1.0 W from 500ms after power up until level II operation is enabled.

*5 Not to exceed the sustained peak limit for more than 50 us; may exceed this limit for shorter durations.